DESIGN OF VERSATILE, MULTI-CHANNELED, DATA ACQUISITION MODULE Ъу LEON W. GATENO B.S., Kansas State University, 1980 A MASTER'S THESIS submitted in partial fulfillment of the requirements for the degree MASTER OF SCIENCE Department of Electrical Engineering Kansas State University Manhattan, Kansas 1982 Approved by: Major Professor LD 2668 .TY 1982 G37 C.2 # All203 569444 # TABLE OF CONTENTS | Chap | er | age | |------|-------------------------------------------------------|-----| | I. | INTRODUCTION | 2 | | | 1.1 PURPOSE OF THE DATA ACQUISITION MODEL (DAM) | 2 | | | 1.1.1 General Description of Purpose and | | | | Characteristics of Data Acquisition Module | 2 | | | 1.2 FUNCTION OF DATA ACQUISITION MODULE | 3 | | | 1.2.1 General Description | 3 | | | 1.2.2 Analog Section | 5 | | | 1.2.3 Digital Section | 5 | | II. | DESIGN CONSIDERATIONS FOR CIRCUIT SUBSYSTEMS | 7 | | | 2.1 ANALOG SUBSYSTEMS | 7 | | | 2.1.1 Amplifier Stage | 7 | | | 2.1.2 Comparator Circuit (COM) | 9 | | | 2.1.3 Active Filters | 9 | | | 2.1.4 Sample and Hold Circuits | 12 | | | 2.2 DIGITAL SUBSYSTEMS | 13 | | | 2.2.1 Multiplexer | 13 | | | 2.2.2 Analog-to-Digital Converter | 13 | | | 2.2.3 Programmable Timer | 15 | | | 2.3 POWER SUPPLY | 17 | | | 2.3.1 Design of Power Supply | 17 | | | 2.4 PACKAGING | 19 | | | 2.4.1 Packaging Considerations | 19 | | | | | | III. | EVALUATION OF INSTRUMENT | 22 | | | 3.1 ANALOG SUBSYSTEM | 22 | | | 3.1.1 Evaluation of Analog Subsystem | 22 | | | 3.2 DIGITAL SUBSYSTEM | 24 | | | 3.2.1 Evaluation of Digital Subsystem | 24 | | | 3.3 POWER SUPPLY | 25 | | | 3.3.1 Evaluation of Power Supply | 25 | | | 3.4 TEST EXAMPLE | 26 | | | 3.4.1 Illustration of a General Test | 26 | | IV. | CONCLUSIONS AND SUGGESTED MODIFICATIONS OF INSTRUMENT | 41 | | | 4.1 ANALOG SUBSYSTEMS | | | | 4.1.1 Results of Analog Subsystems | | | | 4.2 DIGITAL SUBSYSTEMS | | | | 4.2.1 Results of Digital Subsystems | | | v. | BIBLIOGRAPHY | 43 | | | | | | VI. | ACKNOWLEDGMENTS | 44 | | Chap | ters | | | | | | | | | | | | | | | | | | | | | | | Page | |------|------|---------|-------|------|------|-----|----|-----|-----|----|---|---|---|--|---|---|---|---|---|---|---|---|---|-------| | | APPE | NDIX | | | | | | • | ٠ | • | • | • | | | | | | • | • | | ٠ | ٠ | | A.1.1 | | | | USER'S | | | | | | | | | | | | | | | | | | | | | | | | | | A.1.1 | Syste | em I | )es | eri | рt | io | n. | | | | | | | • | • | ٠ | • | • | | | | A.1.1 | | | | A.1.2 | Hardv | vare | e De | esc | ri | pt: | ior | 1. | | | • | | • | | | • | | | | | ٠ | A.1.1 | | | | A.1.3 | Soft | vare | e De | esc | ri | pt: | ior | 1. | | ٠ | | | | | • | | | | | | | A.1.5 | | | | A.1.4 | User | Ins | str | uct | io | ns | • | ٠ | • | | | | | | | | | | | | | A.1.7 | | | A. 2 | TABLES | | | | | | | | | | | | | | | | | | | | | | | | | | PARTS 1 | | | | | | | | | | | | | | | | | | | | | | | # LIST OF FIGURES | Figure No. | Figure Page | |------------|-------------------------------------------------| | | The Data Acquisition Module 1 | | 1.2.A | First Block Diagram of DAM 4 | | 1.2.B | Second Block Diagram of DAM 4 | | 1.2.C | Third Block Diagram of DAM 4 | | 1.2.D | Analog Section of Block Diagram 6 | | 1.2.E | Digital Section of Block Diagram 6 | | 2.1.A | Instrumentation Amplifier Circuit 8 | | 2.1.B | Peak Detector Circuit | | 2.1.C | First Band-Pass Filter Circuit 11 | | 2.1.D | Second Band-Pass Filter Circuit 11 | | 2.1.E | Sample/Hold Circuit | | 2.2.A | First Multiplexer Circuit | | 2.2.B | Second Multiplexer Circuit | | 2.2.C | Analog-to-Digital Converter Circuit 14 | | 2.2.D | Block Diagram of Analog-to-Digital Converter 16 | | 2.2.E | Programmable Timer Circuit 16 | | 2.3.A | Power Supply Circuit | | 2.4.A | Front Panel of the DAM 20 | | 2.4.B | Back Panel of the DAM 20 | | 3.1.A | One Complete Channel of DAM 23 | | 3.4 | Output Graph of Flow Signal 29 | | 3.4.A | Basic Language Block Diagram Part I 31 | | 3.4.B | Basic Language Block Diagram Part II 32 | | 3.4.C | Assembly Language Block Diagram Part I 33 | | 3.4.D | Assembly Language Block Diagram Part II 34 | | Figure No. | Figure | Page | |------------|---------------------------------------|--------| | 3.4.E | Basic Language Block Diagram Part III | 35 | | 3.4.F | Basic Language Block Diagram Part IV | 36 | | 3.4.G | Basic Language Block Diagram Part V | 37 | | 3.4.H | Program Listing Part I | 38 | | 3.4.I | Program Listing Part II | 39 | | 3.4.J | Program Listing Part III | 40 | | A.1.2.A | Front Panel View | A.1.2 | | A.1.2.B | Back Panel View | A.1.2 | | A.1.3.A | Program VACA Part I | A.1.8 | | A.1.3.B | Program VACA Part II | A.1.9 | | A.1.3.C | Program VACA Part III | A.1.10 | | A.1.3.D | Program VACA Part IV | A.1.11 | | A.1.3.E | Program VACA Part V | A.1.12 | | A.1.3.F | Program VACA Part VI | A.1.13 | | A.1.3.G | VACA Flow Chart Part I | A.1.14 | | A.1.3.H | VACA Flow Chart Part II | A.1.15 | | A.1.3.I | VACA Flow Chart Part III | A.1.16 | | A.1.3.J | VACA Flow Chart Part IV | A.1.17 | | A.1.3.K | VACA Flow Chart Part V | A.1.18 | | A.1.3.L | VACA Flow Chart Part VI | A.1.19 | | A.1.3.M | VACA Flow Chart Part VII | A.1.20 | | A.1.3.N | Output Graphic from VACA | A.1.23 | # LIST OF TABLES | Table No. | Tables | Page | |-----------|------------------------------------------------|--------| | 2.3.1.A | Current Requirement for DAM | 17 | | 3.4.A | Control Input Word From the HP 9845 Computer | 26 | | 3.4.B | Word Format for the 8253 | 27 | | 3.4.C | Control Output word to the 9845 | 28 | | 3.4.D | Numerical Output of Flow Signal | 30 | | A.1.2.A | Channel Selection | A.1.1 | | A.1.2.B | High Cut-off Frequency | A.1.3 | | A.1.2.C | Low Cut-off Frequency | A.1.4 | | A.1.3.A | Control Input Word from the HP 9845 | A.1.5 | | A.1.3.B | Word Format for the 8253 | A.1.5 | | A.1.3.C | Control Word to the HP 9845 | A.1.6 | | A.1.3.D | Hard Copy Output from Vaca | A.1.24 | | A.2.A | Cut-off Frequencies of Channel A | A.2.1 | | A.2.B | Cut-off Frequencies of Channel B | A.2.1 | | A.2.C | Cut-off Frequencies of Channel C | A.2.2 | | A.2.D | Cut-off Frequencies of Channels D-H | A.2.2 | | A.2.E | Pin Connector for HP 9845 | A.2.3 | | A.2.F | Board # 1 Edge Connector | A.2.4 | | A.2.G | Board # 2 Edge Connector | A.2.4 | | A.2.H | Board # 3 Edge Connector | A.2.5 | | A.2.I | Board # 4 Edge Connector | A.2.5 | | A.2.J | TM 503 Changes on the left most edge connector | A.2.6 | | A.2.K | TM 503 Changes on the middle connector | A.2.6 | | A. 3 | Part List | A.3.1 | #### I. INTRODUCTION - 1.1 PURPOSE OF THE DATA ACQUISITION MODEL (DAM) - 1.1.1 General Description of Purpose and Characteristics of Data Acquisition Module. The primary purpose of the design of the Data Acquisition Module (DAM) was to convert analog signals into digital signals. Typical examples of analog signals are those related to biological signals generated from cardiopulmonary experiments, e.g. gas flow meter and gas mass spectrometer signals. Signal characteristics must be considered; namely, frequency components of signal, amplitude response of signal and precision of signal sampling. The significant frequency components of the signals range from a few Hertz to several hundred Hertz. This is typical of naturally occurring biological signals related to the respiratory system. Also in order to reduce the amount of noise the significant frequency components of the signal must be contained within the bandwidth of the instrument. The second consideration is the amplitude of the signal. In order to utilize the instrument properly the signal has to be amplified in order to obtain a better S/N ratio. If the signal is amplified properly the conversion from analog to digital form is more accurate. Also, the sensitivity of the instrument, should be considered. The component that contributes significantly to the determination of sensitivity is the A/D converter; as a consequence it should have the best sensitivity for the lowest price. A sensitivity of 5 mv/step was used on the design. Finally, the instrument is multichanneled with the ability to simultaneously accept eight channels. All eight channels do not have the same flexibility because of space limitations and packaging considerations. ### 1.2 FUNCTIONS OF DATA ACQUISITION MODULE ### 1.2.1 General Description There are several methods by which the components of a DAM can be arranged. These are shown in Fig. 1.2. Only three alternatives are promising (Fig. 1.2.A, 1.2.B and 1.2.C). From these three forms the best is to be selected. Fig. 1.2.A is the least expensive and simplest of the three alternatives, since there is only one component, the Sample and Hold (S/H) circuit, that has to be repeated for every channel. Unfortunately this system does not meet the application requirements and the S/N ratio requires improvement. In order to improve the system shown in Fig. 1.2.A an Amplifier (AMP) and an Analog-to-Digital converter (A/D) are included in each channel of the second alternative, Fig. 1.2.B. Some signal conditioning would be necessary. This would be accomplished by the Serial-to-Parallel converter (STPC). The S/N ratio shows improvement with this alternative, but is accompanied by additional complexity and cost. The third alternative is shown in Fig. 1.2.C where each channel has a amplifier (AMP) and a S/H circuit. This alternative is relatively inexpensive, simple, and has a good S/N. As a consequence this was the block diagram used for the instrument. # 1.2.2 Analog Section Fig. 1.2.C can be divided into two sections. The first section is the Analog Section and the last section is the Digital Section. Here the Analog Section will be considered in more detail. The Digital Section will be considered in Section 1.2.3. Fig. 1.2.D deals with the Analog Section of the block diagram. As expected the first device in the Analog Section is an amplifier. Again this is used to improve the S/N ratio. After amplification some signal conditioning has to be accomplished. First, in order to assure the proper operation of the DAM, the amplification of the signal is limited. Secondly, in order to further improve the S/N, the bandwidth needs to be confined to the frequency components of the signal. This is accomplished by a bandpass filter. Finally the signal is converted into a constant voltage by a S/H. # 1.2.3 Digital Section The function of this section of circuitry is to convert the analog signal into a digital signal so that the computer (HP 9845) can interpret the information. The First Block in Fig. 1.2.E is a multiplexer, MUX. This device selects in sequence each of the eight signals. The output of the MUX is converted to a digital signal by the A/D. Finally, there is a peripherial device called a Programmable Timer (PTM) used to control the rate at which the signals are converted into digital signals. Fig. 1.2.D Analog Section of Block Diagram #### II. DESIGN CONSIDERATIONS FOR CIRCUIT SUBSYSTEMS In this chapter, the electronics for the block diagram in Fig. 1.2.D and 1.2.E will be developed. This includes an explanation of several different alternatives to the electronic problems and an explanation of why the selected alternative was used. #### 2.1 ANALOG SUBSYSTEMS # 2.1.1 Amplifier Stage The purpose of the AMP is threefold: - To improve S/N ratio. - To provide enough amplification to use the full 20 voltage range of the A/D. - To provide isolation between the peripherial device and the computer. Two different types of amplifiers are readily available and will fulfill the purpose. The first is an Isolation Amplifier. Because of economical reasons this amplifier was not selected. The second is an AD521JD Instrumentation Amplifier (Fig. 2.1.A). This device has an excellent S/N ratio. Thus, it provides good isolation between the computer and the peripheral device. Also it is extremely simple to use for it only needs 2 external components, i.e., two resistors. One of the resistors can be made a variable resistor providing the required variable amplification as given by the following formulae: $$R_{02}/R_0 = GAIN \tag{2.1}$$ Fig. 2.1.A Instrumentation Amplifier Circuit Fig. 2.1.B Peak Detector Circuit # 2.1.2 Comparator Circuit (COM) In this section the problem of obtaining the proper amplification in order to obtain a peak voltage of $+10^{\circ}$ and -10 V is addressed. The simplest way to detect +10 and -10 V is by the use of a comparator circuit. The comparator used for this application is a high gain differential amplifier. Refer to Fig. 2.1.B. Because of the high gain of the comparator its output goes into positive saturation when the difference of the voltage at the positive terminal and the voltage of the negative terminal is positive. Again, because of the high gain of the comparator its output goes into negative saturation when the difference of the voltage at the positive terminal and the voltage of the negative terminal is negative. In order to detect when the output of the comparator goes into negative saturation an LED in series with a resistor is connected from +10 V to the output of the comparator. This is shown in Fig. 2.1.B. Also shown in Fig. 2.1.B is another comparator, Comparator A. This device detects when the signal goes above 10 V while comparator B detects when the signal goes below -10V. Thus, the voltage can be confined within the boundaries of +10 V and -10 V by controlling the gain of the AMP. When the circuit was tested the range of input values at which the output saturated was +9.8 and -9.8 V. Fortunately this was satisfactory for the application. # 2.1.3 Active Filters The problem of finding a suitable Band Pass Filter is addressed here. The purpose of the Band Pass Filter is to reduce the noise passed to the D/A. This improves the performance of the overall instrument. In order to improve the S/N ratio it is necessary that the filter has a ripple signal less than 0.5 dB and that the signal has a fast roll-off rate at the cut-off frequency. Packaging flexibility is another consideration. The first attempt to solve the above problem is shown in Fig. 2.1.C. This filter meets all of its requirements except for its flexibility requirements. Here eleven resistors have to be changed in order to change the filter's cut-off frequency. Also, both the low and the high cut-off frequencies have to be adjusted at the same time and not independently of each other. These two problems combined make the filter complex, inflexible and not desirable for the anticipated applications. The second approach (see Fig. 2.1.D) proved to be satisfactory in all respects: simplicity, flexibility, and performance. One of the reasons for this circuit being quite acceptable is that it is divided into two sections, a High-Pass Filter and a Low-Pass Filter. This makes its high cut-off and its low cut-off frequencies completely divorced from each other. The Op Amp at the very left of Fig. 2.1.D is the active component of the High-Pass Filter (HPF). R3 - R 5 and Cl - C3 are the passive components. This filter is a third order Multiple-Feedback High-Pass Filter with a .5 dB ripple. The transfer function of the circuit is the following: $$\frac{v_2}{v_1} = \frac{s^3}{s^3 + A_2 s^2 + A_1 s + A_0}$$ $$A_0 = \frac{1}{R_3 R_4 R_5} \qquad A_1 = \frac{2}{R_4 R_5} + \frac{2}{R_3 R_4} \qquad A_2 = \frac{3}{R_4} + \frac{1}{R_3}$$ (2.2) Fig. 2.1.C First Band-Pass Filter Circuit Fig. 2.1.D Second Band-Pass Filter Circuit Fig. 2.1.E Sample/Hold Circuit where $C_2$ , $C_3$ , $C_4$ and the cut-off frequency have been normalized to one (1). The remainder of the circuit in Fig. 2.1.D is part of the Low-Pass-Filter (LPF). This is another third order Multiple-Feedback filter with a .5 dB ripple. The Low-Pass Filter transfer function is (1) $$\frac{V2}{V1} = \frac{GBO}{S^3 + B_2 S^2 + B_1 S + B_0}$$ (2.3) with $$B_0 = \frac{1}{R_6 R_7 R_8 C_6 C_5} \qquad B_1 = \frac{R_7 + R_8}{C_6 R_7 R_8} \left[ \frac{1}{R_6} + \frac{1}{R_7} \right] + \frac{C_4}{R_7 R_8 C_7 C_6} - \frac{1}{R_7^2 C_6}$$ $$B_2 = \frac{R_7 + R_8}{C_6 R_7 R_8} + \frac{1}{R_6} + \frac{1}{R_7}$$ Unfortunately, when the cut-off frequency is changed a total of three resistor values have to be changed. This feature created some instrumentation packaging problems as discussed in Section 2.4. Lastly, in order for the instrument to pass D.C. components it is necessary to by-pass the Band-Pass Filter. This was done by setting a single-pole double-throw switch at the output of the filter as shown in Fig. 2.1.D. # 2.1.4 Sample and Hold Circuits The last part of the analog section is a Sample-and Hold circuit (Fig. 2.1.E). This device functions in two states. In the sample state the S/H functions like a standard Op Amp. In the hold state the capacitor C7 holds the output at its last level, regardless of input voltage (2). The purpose of this device is twofold: - 1. To allow enough time for the A/D to do its conversion. - 2. To sample all the channels at a particular time. There are several chips readily available that will fulfill our purposes. The AD582JD was used because it is tailored to experimental requirements, it possesses superior performance and is of low cost. The AD582JD is configured as a non-inverting unity gain S/H (Fig. 2.1.E). In order to reduce voltage fluctuation it is necessary that capacitor C7, in Fig. 2.1.E, be a low leakage polystryrene capacitor. The performance of the AD532JD is also reduced if the proper capacitor value is not used. This value is 0.01 µf. #### 2.2 DIGITAL SUBSYSTEMS # 2.2.1 Multiplexer This device allows the controller to select any of the inputs as specified by the digital control [7]. The controller of the MUX is the computer system, HP9845. The digital levels are TTL levels. This requirement for TTL logic limits the section of analog multiplexers since most readily available analog multiplexers do not use TTL levels. As a consequence some external circuitry must be designed so that the HP9845 can control the MUX (Fig. 2.2.A). The AD7503 is a MUX that can take 30 Vpp input voltage levels, with TTL digital control levels (see Fig. 2.2.B). This device allows for a reasonably simplistic design. # 2.2.2 Analog-to-Digital Converter This device converts the analog signal into a digital signal. There are several different A/D conversion techniques available, such as Parallel Encoder, Successive Approximation, Voltage-to-Frequency Converter, and Signal-Slope Integration. The successive approximation Fig. 2.2.A First Multiplexer Circuit Fig. 2.2.B Second Multiplexer Circuit Fig. 2.2.C Analog-to-Digital Converter Circuit technique is used because of its simplicity and accuracy. The AD574JD chip was selected from several successive approximation chips because of its fast convertion time, its accuracy, its simplicity and its low cost. The successive approximation technique works by comparing the analog input signal with a counting digital signal by the use of a D/A converter. These signals are then compared until the digital signal is equal to the analog input. At this time, the STS bit in the AD574JD is reset (3). ### 2.2.3 Programmable Timer The rate at which the A/D chip performs its conversion is controlled by a device known as a Programmable Timer (Fig. 2.2.E). This timer is, in turn, controlled by the HP9845. With this technique it is possible to make sure that the sampling frequency is proper for the particular application of the user. The Programmable Timer has three different counters, each of which may be programmed by the HP9845 to divide the frequency of the input signal by two. For the anticipated application the input frequency is 1 MHz. The 500 KHz square wave signal is then fed into the input of the second counter. This counter is programmed to set pulses every t seconds with t being the sampling period. The sampling period should be greater than or equal to 1/5 sec. The Programmable Timer is controlled by the "Interface Circuit" (see left position of Fig. 2.2.E) which itself is controlled by the HP9845. Fig. 2.2.D Block Diagram of Analog-to-Digital Converter Fig. 2.2.E Programmable Timer Circuit # 2.3 POWER SUPPLY # 2.3.1 Design of Power Supply The instrument is housed in a Tektronix TM Plug-in Module. The TM503 provides +33.5 Vdc, -33.5 Vdc and +11.5 Vdc. These voltages are not adequately regulated and are not the required values, +15, +10, +5, -15, and -10 Vdc. The +11.5 Vdc can be properly regulated and the voltage dropped to 5 Vdc by simply using a MC7805. Capacitors 3C1 and 3C2 are used for stability (see Fig. 2.3.A). The 33.5 Vdc has to be dropped to approximately 20 Vdc. This is accomplished by a "Dropping Circuit" which consists of 1R1, 1D1, 1D2, 1R2, 1Q1 and 1Q2. The 20 Vdc is then regulated to +15 Vdc by a LM340 chip. This 15 Vdc is dropped to +10 Vdc by an adjustable voltage regulator LM317. Again, capacitor 1C2, 1C3 and 1C4 are used for stability. Using similar circuits, the required -15 Vdc and -10 Vdc are obtained from the -33.5 Vdc supply. Components 1Q2 and 2Q2 are part of the TM503. In addition, these chips can supply the maximum current required by the DAM (See Table 2.3.1.A). | CHIP | VOLTAGE (V) | I(mA) | I MAX (A) | |---------|-------------|-------|-----------| | LM340 | +15 | 370 | 1.5 | | MC7915C | -15 | 340 | 1.5 | | LM317K | +10 | 370 | 1.5 | | LM337T | -10 | 340 | 1.5 | | MC7805 | +5 | 340 | 1.5 | Table 2.3.1.A Current Requirement for DAM #### 2.4 PACKAGING # 2.4.1 Packaging Considerations The DAM is packaged in a TM plug-in module. With the complexity of the electronics and the physical limitations of this plug-in module, the packaging of the instrument proved to be time consuming. The first problem addressed was to determine the optimum number of different printed circuit boards to design. This was crucial because if too many boards had been designed then there would not have been enough space in the package. Consequently, if the boards are crowded, then the circuits might not work properly. Thus, after a period of trial and error, the optimum number of boards in the package was determined to be four. The DAM circuit is now divided among the four boards in the following manner. Board one has the amplifier, the comparator and the filter for five channels. Board two has the amplifier, the comparator and the filter for the remaining three channels. Board three has the S/H of each channel plus the Multiplexer, the Programmable Timer and the A/D. Finally, Board Four has the power supply circuit. Power is delivered to the rest of the boards by interconnections between each respective board. There are also similar interconnections between boards 1 and 3, and between boards 2 and 3 in order to have continuity in the circuit. Unfortunately, because of limited space in the front-panel (Fig. 2.4.A) not all the channels have the same flexibility, Channels A,B, C and D have a ten turn pot to change the gain of the amplifier, while channels E, F, G and H have a one turn pot. Also the filters in channels A, B and C have variable cut-off frequencies, whereas the rest of the channels have fixed cut-off frequencies. Fig. 2.4.A Front Panel of the DAM | | CHA CHB | |-----------|------------------| | | <b>снс</b> О Сно | | | CHE CHF | | | снв 🚫 Снн | | CONNECTOR | 0 0 | | | | | | CONNECTOR | Fig. 2.4.B Back Panel of the DAM REV I The Plug-in Module is used in conjunction with a TM503. Therefore, the DMA communicates with the computer and any peripheral device through connectors located on the back panel of the TM503 (see Fig. 2.4.B). #### III. EVALUATION OF INSTRUMENT In order to evaluate the performance of the instrument, one channel of the interfase was wired in a proto board (Fig. 3.1.A) and then each component was evaluated. Because of economical reasons, it was imporant that the circuit be well designed before making the printed circuit board. #### 3.1 ANALOG SUBSYSTEM ### 3.1.1 Evaluation of Analog Subsystem The first device that was evaluated was the amplifier (AD 521). The input of the AMP was connected to the output of a completely divorced 503 Frequency Generator. While changing the gain of the AMP, the input and output of the device was compared on a 5403 oscilloscope. This signal comparison proved to be an excellent evaluation procedure. The evaluation of the 9.8 V detector was accomplished as follows. The gain of the AMP was set to x10. The input to the AD521 was set to a voltage of 0.6 V peak-to-peak plus a dc offset voltage of 0.45 Vdc. The maximum voltage at the output of the AMP was 10.5 V. As expected, the LED detector was turned on. The evaluation of the -9.8 Vdc detector was accomplished in a similar fashion as for the 9.8 Vdc detector. Finally the overall performance of the comparator circuit was tested by injecting a 1.05 V peak voltage into the AMP. The frequency of the signal was changed from .3 Hz to 100 KHz. Both LED's were turned on at all frequencies. These LED's turned off when the peak voltages at the input of the comparator circuit was under 9.8 V and above -9.8 V. Also the signal was not distorted when it was within the +9.8 and -9.8 Vdc range. The filters were evaluated by two different methods. First, the AMP gain was set to one, and injected with a 4 V peak-to-peak signal into the input of the Instrumentation Amplifier using a HP3575 gain phase meter the cut-off frequencies were determined. The second procedure was identical to the first except that the cut-off frequencies were determined with a 5403 oscilloscope. The advantage of using the oscilloscope over the gain phase meter was that distortion, if any, was observable. The final device which was evaluated was the Sample/Hold. A signal was injected into the input so as to compare the input and output with a 5403 oscilloscope. When in the sample state it was important to make sure that there was no distortion. In the hold state, the output was checked with an oscilloscope and a digital voltmeter to assure that it was a D.C. voltage and that it stayed constant for a minimum of 2 seconds. The results of the evaluation test were good, except for one important detail. When the voltage output from the AMP was not within the voltage range of +9.8 Vdc and -9.8 Vdc, the signal was distorted. This was not of much concern because the A/D can only work within the +10 Vdc and -10 Vdc range, and only .4 V are affected. #### 3.2 DIGITAL SUBSYSTEM # 3.2.1 Evaluation of Digital Subsystem In this section an evaluation of the digital section is described. The components in this section are controlled digitally; therefore, it is necessary to program the HP9845 to control the device. In this section no explanation of the program used will be offered. But, in Section 3.3 the programming will be explained. The first device to be evaluated in this section is the MUX. This was done by first injecting a signal into its input. In order to detect any distortion in the signal the input and output signals were monitored with a oscilloscope. Again, the controls of the MUX were made by the HP9845. The Anlog-to-Digital converter was tested by putting a DC Voltage signal into the input. Then, controlling the chip with the minicomputer the A/D procedure was performed and the result was printed on the screen of the HP9845. The result was then compared with the actual value. The last device to be assessed is the Programmable Timer. To evaluate the device the 8253 chip was programmed to set pulses at frequencies from 3 Hz to 500 Hz. The output of the 8253 was then connected to the A/D, in order to sample a 5 Vdc signal. The result of the conversion was compared to the 5 Vdc value satisfactorily. Again, the output of the A/D was printed on the CRT of the HP9845. The performance of the individual devices was considered quite adequate. But, it is not possible to truly evaluate the instrument, until a program is developed that will allow the circuit (both digital and analog) to work as a unit. This will be described in Section 3.4. #### 3.3 POWER SUPPLY # 3.3.1 Evaluation of Power Supply The evaluation in this section consists of making certain that the power supply voltages are the required values, are properly regulated, and that the chips can deliver sufficient current. In order to evaluate the circuit, Fig. 2.3.A was wired in a bread board and connected to the TM503. The output voltages of the power supply circuit were checked with a TM5403 oscilloscope. The predicted output voltages and ripple voltage agreed with the actual values. The final step was to determine if the chips could deliver enough current (see Table 2.3.1.A). This was demonstrated by connecting the proper resistor from each output of the regulators to ground. The resistor values were such that the current delivered was approximately .5 A for every chip. Because the chips could deliver .5 A for several hours it was assumed that they would deliver enough current to the instrument. #### 3.4 TEST EXAMPLE #### 3.4.1 Illustration of a General Test As was explained in Section 3.3, in order to truly evaluate the instrument, it is necessary to develop a program that will control the instrument as a whole. In this section a program is described which will accomplish this. Before explaining how the program operates it is necessary to understand the input and output word. The input word is illustrated in Table 3.4.A. The first 8 bits (QO-Q7) | Q13 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q3 | Q1 | Q0 | |-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----| | s/H | AO | A1 | х | R/C | CS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | MA2 | MAl | MAO | | | | | | | | | | | Table 3.4.A Control Input Word from the HP9845 Computer are used to operate the 8253. In order to get the 8253 to function correctly the proper mode must be selected for the proper counters. Then the value to be counted must be loaded into the counter. Table 3.4.B illustrates the word format necessary to select the mode for each counter. The mode of operation for counter 0 is 3, the mode of operation for counter 1 is 2. For more detail in the operation of the operation of the 8253 see Ref. 4. | D7 | D6 | D5 | D4 | р3 | D2 | D1 | D0 | |-----|-----|-----|-----|----|----|----|-----| | SC1 | sco | RL1 | RLO | м2 | M1 | мо | BCD | Table 3.4.B Word Format for the 8253 Going back to the input word illustrated in Table 3.4.A, Q8 selects the 8253, while Q9 starts the conversion of the AD574JD. The function of bits Q11 and Q12 are two fold. First, with bit Q10, they select the channel to be analyzed. Secondly, in conjunction with bits Q8, Q7 and Q6, they select the counter to be programmed. With the above information it is possible to understand how the HP9845 can talk to the instrument. In addition, it is also possible for the DAM to talk to the HP9845. This is done with the output word (Table 3.4.C). First DO is connected to the 8253 output, in order to detect the pulse from the 8253. D1 is connected to the STS pin of the AD574JD. This is necessary to determine when the A/D has finished with its conversion. Finally, D2-D13 contain the digital information, where D2 is the least significant bit and D13 is the most significant bit. | D13 | D12 | D11 | D10 | D9 | D8 | р7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | |------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | STS | CLK1 | Table 3.4.C Control output word to the 9845 Once the input and output words have been explained it is possible to better understand the program. The program allows the user to choose among the following features: - 1. Selection of channel to be sampled - 2. Number of samples - 3. Sampling Frequency - 4. Request for Hard Copy - 5. Request for plot of data The program can be divided into two sections; namely, the Basic Language Section and the Assembly Language Section. In the Basic Language Section the user decides which features to use. The Basic Language section then programs the 8253. Next, the Assembly Language Section samples the signal and stores the information. The Basic Language rearranges the stored values. More details of the program are given in the flow chart (Fig. 3.4.A-3.4.G) or the program listing (Fig. 3.4.H-3.4.J). An example of the output is shown in Table 3.4.D and Fig. 3.4. This represents the sampling of a respiratory signal, where Table 3.4.D contains the numerical values and Fig. 3.4. illustrates the plots of the numerical values. As can be seen from the tables the results are in close agreement. Fig. 3.4. Output Graph of Flow Signal (150 Samples/Channel, 50 Hz Sampling frequency) Table 3.4.D. Numerical Output of Flow Signal (250 samples at 25 Hz sampling frequency) Fig. 3.4.A Basic Language Block Diagram Part I. Fig. 3.4.B Basic Language Block Diagram Part II Fig. 3.4.C Assembly Language Block Diagram Part I. Fig. 3.4.D Assembly Language Block Diagram Part II. Fig. 3.4.E Basic Language Block Diagram Part III. Fig. 3.4.F Basic Language Block Diagram Part IV. FIg. 3.4.G Basic Language Block Diagram Part V. ### Program Cow ``` THIS PROGRAM ALLOWS TO CHECK THE DAM BUILT BY LG THIS IS DNLY FOR ONE CHANNEL THE PROGRAM LETS THE USER CHOOSE CHANNEL TO BE SAMPLED OPERATOR CAN CHOOSE SAMPLING FREQUENCY OPERATOR CAN ALSO CHOOSE THE NUMBER OF SAMPLES 20 30 40 50 60 BUT ALSO OPERATOR CAN GET A HARD COPY OF DATA DATE 8/5/82 NAME COW 70 | Set space for memory | INPUT "DO YOU WANT HARD COPY (Y/N)?", G$ 'Do you need hard copy? | IF Q$="Y" THEN 140 | OPTATED FOR THE TOTAL COPY TOT 80 90 100 PRINTER IS 16 120 GOTO 150 140 PRINTER IS 7,1 !Variable used for printing and plotting data !Variable containing number of samples 150 INTEGER Data1 INTEGER Sa INTEGER Chi 150 !Variable containing channel to be sampled !Initialize location of first valid data 170 180 Data1=1 INTEGER Line1(1000) | Array containing data INPUT "ENTER NUMBER OFF SAMPLES", Sa | Choose the number of samples INPUT "CHANNEL TO BE SAMPLED", Chis | Choose channel to be sampled 190 200 210 IF Ch1s="A" THEN Ch1=15359 Number that has the channel to be sampled IF Ch15="B" THEN Ch1=13311 IF Ch14="C" THEN Ch1=11263 IF Ch1$="D" THEN Ch1=9215 IF Ch1$="E" THEN Ch1=14335 250 2360 IF Ch1$="F" THEN Ch1=16383 270 IF Ch1#="G" THEN Ch1=10239 IF Ch1#="H" THEN Ch1=12287 290 INPUT "ENTER SAMPLING FREQUENCY (10 TO 500 HZ )",S 300 X=INT(500000/S) !Value to be entered in the 8253 310 IF X(256 THEN 360 Fm=1NT(X/256) !Us the number more than 8 bits long !Obtain the msb if value is more than 8 bits !Obtain the lsb if value is more than 8 bits 320 330 340 F1=X-256*FM 350 GOTO 380 !Value is less than 8 bits long 360 Fm=0 370 F1=X 380 IASSEMBLE Tester !Name assembly program WRITE IG 2,6;705 1111101001111110 Set counter 0 to mode 3 WRITE ID 2,6;961 !11110000111110 Allow s.s. to be reached 400 WRITE ID 2,6,713 111110100110110 Allow s.s. to be reached 410 !111101011111100 Set counter 1 to mode 2 420 WRITE IU 2,6;643 !111100011111100 Allow s.s. 430 WRITE IO 2,5;899 WRITE IO 2,5;651 1111101011110100 Allow 5.5. 440 410010100000010 isb of counter 0 WRITE ID 2,6;6909 450 WRITE 10 2,6;7165 WRITE 10 2,6;6909 110010000000010 Allow 5.5. 460 1100101000000000 Allow s.s. 470 WRITE IO 2,6;6911 !10010000000000 msb of counter 0 480 /100100000000000 Allew 5.5. WRITE IO 2,6;7167 WRITE ID 2,6;5911 490 '100101000000000 Allow 5.5. 500 WRITE IO 2,6;16383-(13568+F1) | 11010100000000+F1 lsb of cnt.1 remmember 1 510 complement WRITE IO 2,6;16383-(13312+F1) :11010000000000+F1Allow 5.5. 530 WRITE IO 2,6;15383-(13568+F1) !11010100000000+F1Allow s.s. WRITE IO 2,6;16383-(13568+Fm) !11010100000000+Fm msb of cnt.1 remmember 1': 540 complement 550 WRITE ID 2,6;16383-(13312+Fm) !11010000000000+FmAllow s.s. 560 WRITE 10 2,6;16383-(13568+Fm) !110101000000000+FmAllow s.s. 570 IPAUSE ON !Allow to step in assembly 1 !Allow to step in assembly language !Call assembly language program 580 [CALL Test(Line1(*),Sa,Ch1) ``` Fig. 3.4.H Program Listing Part I ``` !Set the heading for the data 600 PRINT "********************************** VOLTS (V) *********************** ************ *********** 520 Data1=Data1+1 630 Line1(Data1)=Line1(Data1)+32768-16384 !Rearrenge value from a.p. Change the value one final time 640 Volts=(2048-Line1(Data1))*10/1802*-1 650 FIXED 2 PRINT Volts; SPA(1); !Print the data 660 IF Datal(Sa THEN 620 670 !Get another value if not the last value INPUT "DO YOU WANT TO PLOT THE DATA (Y/N)",P1$ IF P1$="N" THEN 1080 580 590 700 PLOTTER IS 13, "GRAPHICS" 'Choose plotter to be used 710 ! GRAPHICS 720 LOCATE 15,127,0,100 Define area to be scaled SCALE 0,Sa/S,-12,12 LINE TYPE 1 !Scale the area defined above 730 740 !Specify solid lines !Size of the letters 750 760 CSIZE 3 AXES 1,1,0,0 !Define axis parameters !Redefine scale !Location of first valid value 770 SCALE 0,Sa,-12,12 780 Data1=1 790 FIXED 0 800 FOR I=1 TO Sa STEP 1 !Loop to get value from array and to plo: the value 810 Data1=Data1+1 920 Volts=(2048-Line1(Data1))*10/1802*-1 IPlot the data 930 PLOT Data1, Volts 840 NEXT T LOCATE 10,150,0,100 SCALE 0,1000,-12,12 FOR I=-10 TO 10 STEP 1 950 !Relocate the pen !Redefine scale 860 !Loop to label axis 870 MOVE -25,I 880 LABEL I 890 900 NEXT I MOVE -47,-3 910 Move arm LDIR PI/2 920 !Change direction at which pen is going to write LABEL "V 0 L T S (V)" !Label the units of y axis MOVE 350,11.25 LDIR 0 940 !Move arm !Change direction at which pen is going 950 to write LABEL "C H A N N E L", Ch1$ !Heading of the graph 960 970 MOVE 200,-12 Move arm !Change direction at which pen is going 980 LDIR 0 to write 990 LABEL "S E C O N D S (1 Unit = 1 Sec)" !Label units of x axis 1000 MOVE 610,-12 1010 LABEL "LG" !Miscellaneous Labels 1020 MOVE 670,-12 1030 INPUT "Date?",D$. 1040 LABEL D$ 1050 MOVE 1000,12 1060 WAIT 7000 Move arm 1070 ! EXIT GRAPHICS 1080 END 1090 ! This section is the Machine Language Section _____ 1100 1110 ISOURCE NAM Tester !Initialize a. p. ``` Fig. 3.4.I Program Listing Part II ``` 1120 ISOURCE EXT Get_info,Put_element,Get_value 1130 ISOURCE LIT (40) 1140 ISOURCE Passa:BSS 2 1150 ISOURCE Counter:BSS 2 1160 ISOURCE Del: BSS 2 1170 ISOURCE Int: BSS 2 1180 ISOURCE Chna: BSS 4 1190 ISOURCE Controller:BSS 4 1200 ISOURCE Array_infoa: BSS 30 1210 ISOURCE Elementa:EQU Array_infoa+16 1220 ISOURCE SUB 1230 ISOURCE Vala:INT (*) 1240 ISOURCE Sam:INT !Start a. p. !Initialize variables from main program 1250 ISOURCE Chana: INT 1260 ISOURCE Test:LDA =Controller 1270 ISOURCE LDB =Sam !Get the necesary values from basic 1280 ISOURCE JSM Get_value 1290 ISOURCE LDA =Chna 1300 ISOURCE LDB =Chana 1310 ISOURCE JSM Get_value 1320 ISOURCE LDA =2 1330 ISOURCE STA Pa !Use a 16 bite input output 1340 ISOURCE LDA =0 1350 ISOURCE STA Counter !Reset counter! 1360 ISOURCE Padre: LDA =15360 101101111111111 Turn s/h on 1370 ISOURCE AND Chna !Choose appropriate channel 1380 ISOURCE STA R6 1390 ISOURCE LDA =15 1400 ISOURCE STA Del !Initialize a loop for a time delay 1410 ISOURCE Back: DSZ Del !Time delay for operational purposes 1420 ISOURCE JMP Back 1430 ISOURCE LDA =7680 1440 ISOURCE AND Chna !11100111111111 Set pulse for conversion !Choose appropriate channel 1450 ISOURCE STA R6 1460 ISOURCE LDA =716B !11101:11111111 Return to normal position 1470 ISOURCE AND Chna Choose appropriate channel 1480 ISOURCE STA R6 1490 ISOURCE LDA =Array_infoa !Begin sending info back to basic 1500 ISOURCE LDB =Vala 1510 ISOURCE JSM Get_info 1520 ISOURCE ISZ Counter 1530 ISOURCE LDA Counter 1540 ISOURCE STA Elementa 1550 ISOURCE LDA R4 1560 ISOURCE SAR 2 !Get the value and rearenge the value 1570 ISOURCE CMA 1580 ISOURCE STA Passa 1590 ISOURCE LDA =Passa 1600 ISOURCE LDB =Array_infoa !Send the value back to basic !Wait for next pulse to appear 1610 ISOURCE JSM Put_element 1620 ISOURCE Puron: LDA R4 1630 ISOURCE SAR 1 1640 ISOURCE SLA Puron 1650 ISOURCE High:LDA R4 1660 ISDURCE SAR 1 1670 ISOURCE RLA High 1680 ISOURCE DSZ Controller !Is this the last value 1690 ISOURCE JMP Padre 1700 ISOURCE RET !Back to main program 1710 ISOURCE END Tester ``` Fig. 3.4.J Program Listing Part III #### IV. CONCLUSIONS AND SUGGESTED MODIFICATIONS OF INSTRUMENT #### 4.1 ANALOG SUBSYSTEMS ### 4.1.1 Results of Analog Subsystems The performance of the Analog Subsystem proved to be satisfactory. There exist only two minor problems, neither of which affect the performance of the instrument. The first problem is concerned with the detector circuit. This device goes into saturation when the output of the AD521JD is not within the +9.8V and -9.8V range. The only way to eliminate this problem is by changing the power supply voltages delivered to the circuit from +10 V and -10V to +15 V and -15V. In order to accomplish this it is necessary to have more space on boards one and two. This could be accomplished by making the traces thinner on boards one and two. The second problem is concerned with the order of the devices. See Fig. 1.2.D. With this design, if noise, of an undesired frequency, happens to be of a greater magnitude than the input signal, the comparator circuit will be detecting the peak of the noise instead of the peak of the signal. If the filters were inserted in front of the comparator circuit, this problem would be avoided. # 4.2 DIGITAL SUBSYSTEMS ### 4.2.1 Results of Digital Subsystems Presently, the limiting factor of the total system is the HP9845 computer. The effect of this limitation can be minimized by making the instrument more automated and improving the speed and flexibility of the instrument. In order to make the instrument more automated it would be necessary to add a microprocessor and memory. This would allow for the controlling and storing of information in the same instrument, without depending on the HP9845. ### V. BIBLIOGRAPHY - [1] David E. Johnson and John L. Hilburn, "Rapid Practical Design of Active Filters," John Wiley and Sons, Inc., New York, [1975]. - [2] AD582, Analog Devices, Norwood MA 020625 application notes, [1980]. - [3] AD574, Analog Devices, Norwood MA 020625 application notes, [1980]. - [4] Intel Component Data Catalog 1979, Intel Corporation, Santa Clara, CA., [1979] - [5] Power Module TM 503, Manual, Tektronix, Beaverton, OR., [1976] - [6] E. E. Creel, personal communication, 5/81-5/82. - [7] Paul Horowitz and Winfield Hill, "The Art of Electronics," Cambridge University Press, Cambridge, [1980]. # VI. ACKNOWLEDGMENTS I would like to thank several people for which this effort would not have been possible. I would like to thank my committee members, Dr. M. R. Fedde, Dr. M. S. P. Lucas and especially my major professor, Dr. R. R. Gallagher for their constant trust, advice and patience. I would also like to thank the Department of Anatomy and Physiology and the Department of Electrical Engineering for providing support during my graduate program. Finally, I would like to express my appreciation to Mr. E. E. Creel and Mr. J. Roberts for their constant advice. #### APPENDIX ### A.1 USER'S GUIDE ### A.1.1 System Description The system is composed of three devices. The controller is the HP9845 computer which also has an internal printer used for plots. The data sets are printed through the HP2631B. In order to allow the system to communicate with the outside world a Data Acquisition Module (DAM) is used. In the following two sections a detailed explanation of how the DAM operates will be given. # A.1.2 Hardware Description In this section a detailed explanation of the necessary hardware knowledge needed to properly operate the instrument is given. The degree of flexibility of each channel is explained by the following table: | CHANNEL | CUT OFF FREQUENCY | AMPLIFICATION | S/H CAPABILITY | | | | | |---------|-------------------|---------------|----------------|--|--|--|--| | A | Variable | Fine | Yes | | | | | | В | Variable | Fine Yes | | | | | | | C | Variable | Fine | Yes | | | | | | D | Fixed | Fine | Yes | | | | | | E | Fixed | Normal | Yes | | | | | | F | Fixed | Normal | No | | | | | | G | Fixed | Normal | Yes | | | | | | Н | Fixed | Normal | Yes | | | | | Table A.1.2.A Channel Selection Fig. A.1.2.A Front Panel View | ÷. | CHA ( | СНВ | |--------|-------|----------| | | снс | СНД | | × | CHE | CHF | | CONNEC | CHG ( | ) () син | | | | | Fig. A.1.2.B Back Panel View REVI Two terms in Table A.1.2.A might be confusing. Fine amplification means that the amplification can be in very small steps, while normal amplification refers to larger increments in amplification. The purpose of each control knob is as follows. Channel A amplification is changed by the ten turn pot labeled as Ch A in Fig. A.1.2. A gain of one is obtained by rotating the control knob to its extreme right. The two LED's in front of this knob turn on when the amplification has reached saturation. The control knobs at the lower center of the panel labeled as Ch A in Fig. A.1.2.A control the cut-off frequencies. The knob at the left controls the low cut-off frequencies (See Table A.1.2.C) while the knob at the right controls the high cut-off frequencies (See Table A.1.2.B). Channels B and C are organized in exactly the same way as channel A. In order for the instrument to pass | NUMBER OF NOTCHES FROM ITS EXTREME LEFT POSITION | CUT-OFF FREQUENCIES | |--------------------------------------------------|---------------------| | 0 | 10 K | | 1 | 3 K | | 2 | 1 K | | 3 | 300 | | 4 | 100 | | 5 | 30 | | 6 | 10 | | 7 | 3 | | | <u> </u> | Table A.1.2.B. High Cut-off Frequencies. | NUMBER OF NOTCHES FROM<br>ITS EXTREME RIGHT POSITION | CUT-OFF FREQUENCIES | |------------------------------------------------------|---------------------| | 0 | .1 | | 1 | .5 | | 2 | 1.5 | | 3 | 5.0 | | 4 | 15 | | 5 | 50 | | 6 | 100 | | 7 | 150 | Table A.1.2.C. Low Cut-off Frequencies D.C. values it was necessary to by-pass the Band-Pass Filter. This was done by the use of a switch. When in the right position the filter is bypassed and when in the left position the instrument filters out the D.C. components. Channels D-H do not have variable cut-off filters but do have variable amplification. Channel D has a 10 turn pot. Channels E-H have a one turn pot. In order to obtain a gain of one for channels E-H the control pot should be turned to its extreme left. The connections between the peripheral devices and the interface are made through the coaxial interconnections located in the upper right corner of the backpanel of the interface. See Fig. A.1.2.B. Finally, the connection between the computer and the interface are made through the fifty pin subminiature connector. # A.1.3. Software Description In this section a detailed explanation of the necessary program knowledge needed to properly program the DAM is considered. The first step is to understand the way the DAM communicates with the HP9845. This is accomplished through the input and output words. The input word is illustrated in Table A.1.3.A. The first eight bits (Q0-Q7) are used to operate the 8253. In order to get the 8253 to function correctly the proper mode must be selected for the proper counter. Then the value to be counted must be loaded into the counter. | | | | | T | | | | | | | | | | |-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----| | 013 | Q12 | Q11 | Q10 | Q9 | Q8 | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | | s/H | A0 | Al | Х | R/C | cs | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | MA2 | MA1 | MA0 | | Ē | 33 | | | | | | | | Table A.1.3.A. Control input word from the HP9845. Table A.1.3.A illustrates the word format necessary to select the mode for each counter. The mode of operation for counter 0 is three, the mode of operation for counter 1 is two. Counter 2 is not used. Details | D7 | D6 | <b>D</b> 5 | D4 | D3 | D2 | D1 | DO | |-----|-----|------------|-----|----|----|----|-----| | SC1 | SC0 | RL1 | RLO | М2 | M1 | мо | BCD | Table A.1.3.B Word Format for the 8253 for the operation of the 8253 is available in another source (4). Going back to the input word illustrated in Table A.1.3.A, Q8 selects the 8253, while Q9 starts the conversion of the AD574JD. The function of bits Q11 and Q12 are two fold. First, with bit Q10, they select the channel to be analyzed. Secondly, in conjunction with bits Q8, Q7 and Q6, they select the counter to be programmed. In addition it is also possible for the DAM to talk to the HP9845. This is done with the output word (Table A.1.3.C). First DO is connected to the 8253. D1 is connected to the STS pin of the AD574JD. This is necessary to determine when the A/D has finished with its conversion. Finally D2-D13 contain the digital information, where D2 is the least significant bit. | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | |------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | STS | CLK1 | Table A.1.3.C. Control Word to the HP9845. With the DAM and HP9845 communication links established, programming of the HP9845 is addressed. The first step is to select the printer, the number of samples, and the three channels to be sampled. See Fig. A.1.3.A and Fig. A.1.3.B. The next stage is to program the 8253 with the required sampling frequency. This is illustrated in Fig. A.1.3.B. The Sample and Hold, Multiplexer, and the A/D are controlled through an Assembly Language Program (ALP) (Fig. A.1.3.E and Fig. A.1.3.F). Values are sent back and forth from the Basic to the Assembly Language programs through the ICALL statement shown in Fig. A.1.3.B. The conversion value is stored by an Assembly Language constant. It is necessary to send back the value to Basic through the ICALL statement. This value does not represent an actual voltage since -10 V is 0 and +10 V is 4095. Therefore, it is necessary for the Basic Program to rearrange the value in order to obtain the actual voltage. Once this is accomplished the value is plotted upon request (See Fig. A.1.3.C - Fig. A.1.3.E). A flow chart of the program is illustrated in Fig. A.1.3.E. # A.1.4 User Instructions The instructions given below are for the particular application of the DAM. The DAM is used to monitor CO2, O2 and flow signals on a breath-by-breath basis from appropriate transducers properly instrumented on the subject, a calf exercising on a treadmill. - 1 DAM - 2 HP 9845B - 3 Printer (HP 2631) - 4 Plotter (HP 9845) - 5 Mass Spectrometer, Perkin-Elmer Medical Gas Analyzer - 6 Flowmeter - 7 Treadmill - 8 Subject It is very strongly recommended that the user refer to the previous three sections prior to continuing with the user instructions. 1. Position the calf on the treadmill and properly instrument it with the transducer. Determine the proper and available outputs from the Mass Spectrometer (CO2 and O2 concentration) and the flowmeter. # Program Vaca ``` THIS PROGRAM ALLOWS TO CHECK THE DAM BUILT BY LG 10 THIS SAMPLES THREE CHANNELS IN ONE RUN 20 THE PROGRAM LETS THE USER CHOOSE CHANNELS TO BE SAMPLED 30 OPERATOR CAN CHOOSE SAMPLING FREQUENCY OPERATOR CAN ALSO CHOOSE THE NUMBER OF SAMPLES ALSO OPERATOR CAN GET A HARD COPY OF DATA IF HE WANTS 50 50 70 DATE 8/5/82 NAME VACA 80 90 NOTE: CHANNEL 1 MEANS FIRST CHANNEL TO BE SAMPLED 100 CHANNEL 2 MEANS SECOND CHANNEL SAMPLED CHANNEL 3 MEANS THIRD CHANNEL TO BE SAMPLED 1Set space for memory 110 120 ICOM 608 INPUT "DO YOU WANT HARD COPY (Y/N)?",Q$ !Do you need hard copy? IF Qs="Y" THEN 170 130 PRINTER IS 16 150 160 GOTO 180 PRINTER IS 7,1 INTEGER Data1 170 !Variables used for printing and plotting dat 181 for channels INTEGER Data2 INTEGER Data3 190 200 !Variable containing number of samples 210 INTEGER Sa !Variables containing channel to be sampled 220 INTEGER Ch1 230 INTEGER Ch2 240 INTEGER Ch3 250 Data1=1 !Initialize location of first valid data for channels 1,2 and \overline{\mathbf{3}} 260 Data2=1 Data3=1 INTEGER Line1(1000) 270 !Array containig data for channels 1,2 and 280 INTEGER Line2(1000) 290 INTEGER Line3(1000) 300 310 INPUT "ENTER NUMBER OFF SAMPLES", Sa !Choose the number of samples 320 INPUT "CHANNEL TO BE SAMPLED", Ch1$ !Choose channel to be sampled for channel 1 IF Ch1$="A" THEN Ch1=15359 IF Ch1$="B" THEN Ch1=13311 IF Ch1$="C" THEN Ch1=11263 IF Ch1$="D" THEN Ch1=9215 !Number that has the channel to be sampled 330 340 350 360 IF Ch15="D" THEN Ch1=14335 IF Ch15="E" THEN Ch1=14335 IF Ch15="F" THEN Ch1=16383 IF Ch15="G" THEN Ch1=10239 IF Ch15="H" THEN Ch1=12287 370 380 390 400 410 INPUT "CHANNEL TO BE SAMPLED", Ch2$ !Choose channel to be sampled for channel 2 IF Ch2s="A" THEN Ch2=15359 IF Ch2s="B" THEN Ch2=13311 IF Ch2s="C" THEN Ch2=11263 !Number that has the channel to be sampled 420 430 IF Ch2#="0" THEN Ch2=11263 IF Ch2#="0" THEN Ch2=14335 IF Ch2#="f" THEN Ch2=16383 450 460 470 IF Ch2s="G" THEN Ch2=10239 IF Ch2s="H" THEN Ch2=12287 480 490 500 INPUT "CHANNEL TO BE SAMPLED", Ch3$ !Choose channel to be sampled for channel 3 IF Ch3$="A" THEN Ch3=15359 510 520 IF Ch3$="B" THEN Ch3=13311 530 IF Ch3$="C" THEN Ch3=11263 540 IF Ch3$="D" THEN Ch3=9215 550 IF Ch3$="E" THEN Ch3=14335 ``` Fig. A.1.3.A Program VACA Part I ``` 560 IF Ch3$="F" THEN Ch3=16383 IF Ch3s="G" THEN Ch3=10239 IF Ch3s="H" THEN Ch3=12287 570 INPUT "ENTER SAMPLING FREQUENCY (10 TO 500 HZ )",S 590 X=INT(500000/S) 500 !Value to be entered in the 8253 IF X<256 THEN 650 !Is the number more than 8 bits long 610 620 Fm=INT(X/256) !Obtain the msb if value is more than 8 bits 630 F1=X-256*Fm Obtain the 1sb if value is more than 8 bits GOTO 670 640 650 FM=0 !Value is less than 8 bits long 660 670 F1=X IASSEMBLE Tester !Name assembly program 680 WRITE ID 2,6;705 !111101001111110 Set counter 0 to mode 3 1111100001111110 Allow s.s. to be reached !11110100110110 Allow s.s. to be reached WRITE IO 2,6,961 WRITE IO 2,6,713 5911 700 710 WRITE ID 2,6;643 !111101011111100 Set counter 1 to mode 2 WRITE IO 2,6;899 !11110001111100 Allow s.s. 730 WRITE ID 2,6;651 !111101011110100 Allow s.s. 740 750 WRITE ID 2,6;6909 !100101000000010 1sb of counter 0 WRITE IO 2,6;7165 WRITE IO 2,6;6909 !10010000000010 Allow s.s. 760 WRITE IO 2,6;6911 WRITE IO 2,6;7167 WRITE IO 2,6;6911 !100100000000000 msb of counter 0 !1001000000000000 Allow s.s. 770 780 !10010100000000 Allow s.s. B00 WRITE IO 2,6;16383-(13568+F1) !11010100000000+F1 lsb of cnt.1 remmember 1's complement 810 WRITE ID 2,6;16383-(13312+F1) !11010000000000+F1Allow s.s. WRITE IO 2,6;16383-(13568+F1) !11010100000000+F1Allow s.s. 820 830 WRITE ID 2,6;16383-(13568+Fm) !110101000000000+Fm msb of cnt.1 remmember 1's 840 WRITE IO 2,6;16383-(13312+Fm) !11010000000000+FmAllow s.s. 850 WRITE IO 2,6;16383-(13568+Fm) !110101000000000+FmAllow s.s. 860 IPAUSE ON !Allow to step in assembly language 870 ICALL Test(Line1(*),Line2(*),Line3(*),Sa,Ch1,Ch2,Ch3) !Call assembly language *********** 910 Data1=Data1+1 920 Line1(Data1)=Line1(Data1)+32768-16384 !Rearenge value from a.p. chn 1 Volts=(2048-Line1(Data1))*10/1802*-1 !Change the value one final time 930 940 FIXED 2 950 PRINT Volts:SPA(1); !Print the data !Get another value if not the last value 960 IF Dat 970 PRINT ********* !Set the heading for chn 2 output data 980 PRINT "****************************** VOLTS (V) OF SECOND CHANNEL ********** 990 PRINT "********************************** *********** 1000 Data2=Data2+1 1010 Line2(Data2)=Line2(Data2)+32768-16384 !Rearrange value from a.m. chn 2 1020 Volts1=(2048-Line2(Data2))*10/1802*-1 !Change the value one final time 1030 FIXED 2 !Print the data 1040 PRINT Volts1; SPA(1); !Print the data ``` Fig. A.1.3.B Program VACA Part II ``` ********** 1090 Data3=Data3+1 1100 Line3(Data3)=Line3(Data3)+32768-16384 !Rearrange value from a.p. chn 3 Volts3=(2048-Line3(Data3))*10/1802*-1 !Change the value one final time 1110 1120 FIXED 2 1130 PRINT Volts3; SPA(1); !Print the data 1140 IF Data3(Sa THEN 1090 !Get another value if not the last value 1150 INPUT "DO YOU WANT TO PLOT THE DATA (Y/N)",P18 1160 IF P1s="N" THEN 2130 1170 PLOTTER IS 13, "GRAPHICS" !Choose plotter to be used 1180 ! GRAPHICS 1190 LOCATE 15,127,70,95 SCALE 0,Sa/S,-12,12 LINE TYPE 1 !Define area to be scaled !Scale the area defined above 1200 1210 !Specify solid lines !Size of the letters !Define axis parameters !Redefine scale 1220 1230 CSIZE 3 AXES 1/4,1,0,0 SCALE 0,Sa,-12,12 1240 1250 !Location of first valid value 1260 Data1=1 1270 FIXED 0 1280 FOR I=1 TO Sa STEP 1 !Loop to get value from array and to plot the value 1290 Data1=Data1+1 1300 Volts=(2048-Line1(Data1))*10/1802*-1 PLOT Data1, Volts !Plot the data 1310 1320 NEXT I 1330 LOCATE 10,150,70,95 !Relocate the pen SCALE 0,1000,-12,12 FOR I=-10 TO 10 STEP 5 !Redefine scale 1340 !Loop to lable axis 1350 MOVE -25,I 1360 LABEL T 1370 1380 NEXT I MOVE -47,-6 !Move arm 1390 1400 LDIR PI/2 Change direction at which pen is going to write !Label the units of y axis 1410 LABEL "VOLTS (V)" MOVE 350,11.25 LDIR 0 !Move arm 1420 !Change direction at which pen is going 1430 to write 1440 LAREL "C H A N N E L", Ch1$ 1450 MOVE 200, -12 !Heading of the graph ! Move arm 1460 LDIR 0 !Change direction at which pen is going to write 1470 LABEL "S E C O N D S (1 Unit = 1/4 Sec)" !Lable units of x axis 1480 1490 1500 LOCATE 15,127,35,60 1510 SCALE 0,Sa/5,-12,12 1520 LINE TYPE 1 !Define area to be scaled !Scale the area defined above !Specify solid lines AXES 1/4,1,0,0 !Define axis parameters 1530 1540 CSIZE 3 1550 SCALE 0,Sa,-12,12 !Redefine scale FIXED 0 1560 1570 Data2=1 1580 FOR I=1 TO Sa STEP 1 !Loop to get value from array and to plot ``` Fig. A.1.3.C Program VACA Part III ``` the value 1590 Data2=Data2+1 1600 Volts=(2048-Line2(Data2))*10/1802*-1 1610 PLOT Data2, Volts !Plot the data 1620 NEXT I 1630 LOCATE 10,150,35,60 1640 SCALE 0,1000,-12,12 1650 FOR I=-10 TO 10 STEP 5 !Relocate the pen !Redefine scale !Loop lable axis MOVE -25, I 1670 LABEL I 1680 NEXT I 1690 MOVE -47,-6 Move arm 1700 LDIR PI/2 !Change direction at which pen is going to write !Labe! the units of y axis 1710 LABEL "VOLTS (V)" 1720 MOVE 350,11.25 1730 LDIR 0 Move arm. !Change direction at which pen is going to write 1740 LABEL "C H A N N E L", Ch2$ !Heading of the graph 1750 MOVE 200,-12 1760 LDIR 0 Move arm !Change direction at which pen is going +++++++ 1800 LOCATE 15,127,0,25 Define area to be scaled 1810 SCALE 0,54/S,-12,12 !Scale the area defined above 1820 LINE TYPE 1 1830 CSIZE 3 1840 AXES 1/4,1,0,0 !Specify solid lines Define axis parameters 1850 SCALE 0,Sa,-12,12 1860 FIXED 0 1870 Data3=1 1880 FOR I=1 TO Sa STEP ( !Redefine scale !Loop to get value from array and to plot the value 1890 Data3=Data3+1 1900 Volts=(2048-Line3(Data3))*10/1802*-1 1910 PLOT Data3, Volts !Pl Plot the data 1920 NEXT 1 1930 LOCATE 10,150,0,25 1940 SCALE 0,1000,-12,12 !Relocate the pen !Redefine scale 1950 FOR I=-10 TO 10 STEP 5 !Loop label axis 1960 MOVE -25,I 1970 LABEL I 1980 NEXT I 1990 MOVE -47,-6 2000 LDIR PI/2 iMove acm *Change direction at which sen is going to write 2010 LABEL "VOLTS (V)" 2020 MOVE 350,11.25 2030 LDIR 0 2040 LABEL "C H A N N E L",Ch3$ 2050 MOVE 200,-12 2060 LDIR 0 !Heading of the graph !Move arm 'Change direction at which pen is going 2070 LABEL "S E C O N D S (1 Unit = 1/4 Sec)" !Label units of x axis 2080 MOVE 650,-12 !Miscellaneous Labels | Miscellaneous Mis 2100 MOVE 700,-12 ``` Fig. A.1.3.D Program VACA Part IV ``` 2110 INPUT "Date?", D$ 2120 LABEL D$ 2130 ! This section is the Machine Language Section 2140 2150 2160 ISOURCE NAM Tester !Initialize a. p. ISDURCE EXT Get_info,Put_element,Get_value 2170 2180 ISOURCE LIT (40) 2190 ISOURCE Passa:BSS 2 2200 ISOURCE Passb:BSS 2 2210 ISOURCE Passc:BSS 2 2220 ISOURCE Counter:BSS 2 2230 ISOURCE Del:BSS 2 2240 ISOURCE Int:BSS 2 2250 ISOURCE Chna:BSS 4 2260 ISOURCE Chmb: 358 4 2270 ISOURCE Chnc:BSS 4 2280 ISOURCE Controller:BSS 4 2290 ISOURCE Array_infoa:BSS 30 2300 ISOURCE Array_infob:BSS 30 2310 ISOURCE Array_infoc:BSS 30 2320 ISOURCE Elementa:EQU Array_infoa+16 2330 ISOURCE Elementb:EQU Array_infob+16 2340 ISOURCE Elementc:EQU Array_infoc+16 ISOURCE SUB 2350 !Start a. p. ISOURCE Vala: INT (*) ISOURCE Valb: INT (*) !Initialize variables from main program 2360 2370 2380 ISOURCE Valc: INT (*) 2390 ISOURCE Sam:INT 2400 ISOURCE Chana:INT 2410 ISOURCE Chanb:INT 2420 ISOURCE Chanc:INT 2430 ISOURCE Test:LDA =Controller 2440 ISOURCE LDB =Sam 2450 ISOURCE JSM Get_value 2460 ISOURCE LDA =Chna !Get the necesary values from basic !This is for channel 1 2470 ISOURCE LDB =Chana 2480 ISOURCE JSM Get_value 2490 ISOURCE LDA =Chnb !This is for channel 2 2500 ISOURCE LDB =Chanb 2510 ISOURCE JSM Get_value 2520 ISOURCE LDA =Chnc !This is for channel 3 2530 ISOURCE LDB =Chanc 2540 ISOURCE JSM Get_value 2550 ISOURCE LDA =2 2560 ISOURCE STA Pa !Use a 16 bare input output 2560 2576 ISOURCE LDA =0 ISOURCE STA Counter !Reset counter1 2580 2590 ISOURCE Padre: LDA =15360 !011011111111111 Turn s/h on ISOURCE AND Chna !Choose appropriate channel 2500 ISOURCE STA R6 2610 ISOURCE LDA =15 ISOURCE STA Del ISOURCE Back:DSZ Del ISOURCE JMP Back !Initialize a loop for a time delay 2620 2630 !Time delay for operational purposes 2640 2650 2660 ISOURCE LDA =7680 2670 2680 ISOURCE AND Chna 2690 ISOURCE STA R6 2700 ISOURCE LDA =7168 !Choose appropriate chanel !11101111111111 Return to normal position ``` Fig. A.1.3.E Program VACA Part V ``` 2710 ISOURCE AND Chna !Choose appropriate chane! 2720 ISOURCE STA R6 ISOURCE LDA =Array_infoa 2730 Begin sending info back to basic ISOURCE LDB =Vala ISOURCE JSM Get_info ISOURCE ISZ Counter 2750 2760 2770 ISQURCE LDA Counter 2780 ISOURCE STA Elementa 2790 ISOURCE LDA R4 2800 ISOURCE SAN 2 (Get the value and rearenge the value 2810 ISQURCE CMA 2820 ISCURCE STA Passa 2830 ISCURCE LDA =Passa 2940 ISOURCE LDB =Array_infoa 2950 ISOURCE JSM Put_alement !Send the value back to basic 2860 ISOURCE LDA =7168 ISOURCE AND Chnb !11101111111111 Return to normal position !Choose appropriate channel 2870 2980 2890 ISOURCE STA R6 !11100111111111 Set pulse for conversion !Choose appropriate channel ISOURCE LDA =7680 ISOURCE AND Chnb ISOURCE STA R6 2900 2910 2920 2930 2940 ISOURCE LDA =7168 ISOURCE AND Chib !11101111111111 Return to normal position !Choose appropriate channel 2950 ISOURCE STA R6 ISOURCE LDA =Array_infob ISOURCE LDB =Valb 2960 Begin sending information back to basic 2078 2980 ISOURCE JSM Get_info 2990 ISBURCE LDA Counter 3000 ISBURCE STA Elemento 3010 ISOURCE LDA R4 3020 ISOURCE SAR 2 3030 ISOURCE CMA !Get the value and rearrange the value 3040 ISOURCE CHH 3040 ISOURCE STA Passb 3050 ISOURCE LDA =Passb 3060 ISOURCE LDB =Array_infob 3070 ISOURCE JSM Put_element Send the value back to basic !Choose appropriate channel 3110 ISOURCE STA R6 3120 ISOURCE LDA =7680 3130 ISOURCE AND Chnc 3140 ISOURCE STA R6 1111001111111111 Set pulse for conversion (Choose appropriate channel 3140 ISOURCE STA R6 3150 ISOURCE LDA =7168 3160 ISOURCE AND Chnc !111011111111111 Return to normal position !Choose appropriate channel 3170 ISOURCE STA R6 3130 ISCURCE LDA #Array_infoc Begin sending info back to basic 3190 ISDURCE LDB =Valc 3200 ISOURCE JSM Get_info 3210 ISOURCE LDA Counter 3220 ISOURCE STA Elemento ISOURCE LDA R4 ISOURCE SAR 2 :Get the value and rearrange the value 3230 3240 3250 ISOURCE CMA 3260 ISOURCE STA Passo 3270 ISOURCE LDA =Passo 3280 ISOURCE LDB =Array_infoc 3290 ISOURCE JSM Put_element 3300 :Wait for next pulse to appear 3310 ISOURCE Puron: LDA R4 3320 ISOURCE SAR 1 ISOURCE SLA Puron ISOURCE High:LDA R4 ISOURCE SAR 1 ISOURCE RLA High 3330 3340 3350 3360 3370 ISOURCE DSZ Controller !Is this the last value 3380 ISOURCE JMP Padre 3390 ISOURCE RET 1 !Back to main program 3490 ISOURCE END Tester ``` Fig. A.1.3.F Program VACA Part VI Fig. A.1.3.G VACA Flow Chart Part I. Fig. A.1.3.H VACA Flow Chart Part II. Fig. A.1.3.I VACA Flow Chart Part III. Fig. A.1.3.J VACA Flow Chart Part IV. Fig. A.1.3.K VACA Flow Chart Part V. Fig. A.1.3.L VACA Flow Chart Part VI. Fig. A.1.3.M VACA Flow Chart Part VII. - 2. Connect the 02 channel to channel A input of the TM 503, the CO2 channel to channel B, and the flowmeter output to channel C. Make certain that the electronic plugs are properly connected on the remainder of the channels. If the plugs are not properly connected the instrument will saturate. - 3. Power down the DAM and HP9845. Connect the 98032A interface from the HP9845 to the back panel of the DAM. - 4. Power on the DAM with the on/off switch. This switch is black and located in the left most section of the DAM. - 5. Turn amplification knobs for channels A-C to the far left (gain of one). Once this is done start turning knob A to the right until saturation is indicated by the LED's. When saturation is detected slowly turn the knob to the left until LED's turn off. Repeat this procedure for channels B and C. The other channels should not saturate if properly handled as described in Step 2. - 6. If the D.C. component of the signal is not desirable turn the filters "on" by turning the switch to its most left position. Wait a few seconds for steady state to be reached. - 7. Set the cut-off frequencies for the three channels to .1 and 3 Hz. This can be done by setting all the left cut-off frequency knobs to the extreme right and the right cut-off frequency knob to the extreme right. - 8. If the D.C. component is required, turn the filter "off" by turning the switch to its most right position. - 9. Load into the HP 9845 the program "VACA". This is done by inserting the tape cartridge into the T15 cartridge drive and typing GET "VACA". Then press EXECUTE. - 10. Start the program by pressing RUN. - 11. The first question to appear on the screen will be the following: Do you want hard copy (y/n)? If you do want a hard copy type Y and press CONT. If you do not want a hard copy press N and press CONT. Other software executed questions are answered in a similar manner. The user should type the response and press CONT. - 12. An example of the output is shown in Fig. A.1.3.N and Table A.1.3.D. Fig. A.1.3.N Output Graph from VACA (150 Samples/Channel, 50 Hz Sampling) (Channel A is Flow signal, Channel B is ${\rm CO}_2$ signal and Channel C is ${\rm O}_2$ signal ) ``` -4.05 -3.95 -3.98 -4.02 -3.83 -4.03 -3.96 -3.82 -3.77 -3.45 -3.36 -3.36 -3.27 -2.87 -1.46 1.51 3.57 4.34 4.71 4.88 4.76 4.08 1.28 4.37 3.76 3.37 2.90 2.46 2,13 1,70 .96 .28 -1.29 -3.70 -2.84 -3.30 -3,47 -3.82 -3.83 -3.93 -3.77 -3.58 -3.76 -3.84 -3.76 -3.82 -3.41 -2.31 -.11 3.21 5.37 5.51 -3.45 -3.69 4.63 1 3.58 3.11 2.69 .24 .12 -.07 -.54 4.21 . 93 .70 4.81 2.22 1.86 1.51 1.20 5.18 -2.16 -3.63 -1.38 -3.57 . 41 -2.99 57 . 45 -3.65 -3.68 -3.59 -3.54 -3.54 -3.56 -3.71 -3.75 -3.46 -3.53 -3.62 - 26 4.99 -3.24 -2.18 2.56 3.96 4.72 4.97 4.60 4.13 -3.61 1.99 -2.21 2.38 1.64 1.23 . 14 3.71 3.21 2.83 -3.27 -3.71 -3.71 -3.80 -3.76 -3.87 -3.81 -3.49 -3.63 -3.75 -3.71 - 3.43 -3.86 -2.79 3.97 4.47 4.17 3.79 3.39 -1.50 .73 2.88 4.57 4.62 .44 -1.81 -2.78 -3.35 -3.63 1.45 2.99 2.52 2.26 1.83 1.32 *************** -.04 -.03 8.72 8.78 8.83 8.88 3.90 8.91 8.92 8.93 8.95 8.92 8.77 4.74 .69 1.30 1.17 .84 .39 .02 -.02 -.01 -.02 -.03 -.02 -.02 -.02 -.03 -.03 -.03 -.03 -.04 -.03 .03 .37 .70 .97 2.28 4.62 6.39 7.26 7.87 8.31 8.62 8.75 8.73 6.99 2.48 1.79 6.39 7.26 7.87 8.31 8.62 8.75 8.73 6.99 2.48 1.79 2.43 .44 -.12 .03 .06 -.01 -.03 -.03 -.03 -.02 -.02 -.04 .05 -.02 .06 .29 .68 .93 1.40 3.04 5.08 6.60 7.72 1.86 -.04 -.05 -.02 8.54 8.32 *********** 5.33 8.15 9.08 9.20 4,40 4,42 4.40 4,40 4.41 9.22 9.23 9.23 9.22 9.22 9.23 9,22 9.23 9.24 9.23 9.21 7.27 9.18 9.22 9.23 9.12 8.95 8.39 8.46 5.90 9.21 9.18 4.53 4.47 5.33 4.93 4.78 4.70 4.60 4.55 4.46 4.48 9.21 9.20 9.23 9.23 9.22 9.23 9.23 9.18 9.21 7.56 8.73 9.23 9.18 9.21 9.26 9.02 9.23 9.27 9.22 9.25 9.23 5.55 7.62 5.17 4.98 4.85 4.79 4.76 4.72 4.70 8.51 6.39 4.64 4.67 4.66 4.67 4.79 7.18 8.71 4.67 4.69 4.69 9.15 9.23 9.26 8.70 0 23 3.80 9.00 9.21 9.25 9.23 9.25 8.72 9.28 9.29 9.25 9.22 9.22 9.05 8.87 9.26 9.23 9.28 5.39 5.09 4.86 4.72 4.67 4.68 5.58 9.01 7.89 5.84 5.70 9.21 9.22 9.23 9.25 9.23 8.07 8.21 8.09 9.02 9.20 9.18 9.21 9.23 9.23 9.17 9.06 8.84 8.77 8.47 9.26 9.22 9.23 5.14 4.89 4.79 7.50 5.68 6.52 ``` Table A.1.3.D. Hard Copy from VACA (150 Samples/Channel, 50 Hz sampling frequency) A.2 TABLES This appendix consists of tables with detailed information of the DAM | Theoretical Cut-Off<br>Frequency (LPF) | | Theoretical Cut-O<br>Frequency (HPF) | ff Actual Cut-Off<br>Frequency (HPF) | |----------------------------------------|-----------|--------------------------------------|--------------------------------------| | .1 | .08 | 3 | 3 | | .5 | .42 | 10 | 10.7 | | 1.5 | 1.4 | 30 | 32 | | 5<br>15 | 4.5<br>14 | 100<br>300 | 106<br>328 | | 50 | 46 | 1 K | 1.02 K | | 100 | 95.4 | 3 K | 2.98 K | | 150 | 146.3 | 10 K | 11.66 K | Table A.2.A. Cut-off Frequenicies of Channel A (values in Hz). | Theoretical Cut-Off<br>Frequency (LPF) | | Theoretical Cut-Off<br>Frequency (HPF) | Actual Cut-Off<br>Frequency (HPF) | |----------------------------------------|------|----------------------------------------|-----------------------------------| | .1 | .153 | 3 | 3.1 | | .5 | .53 | 10 | 12 | | 1.5 | 1.5 | 30 | 33.11 | | 5 | 4.7 | 100 | 110 | | 15 | 15 | 300 | 335 | | 50 | 55 | 1 K | 1.2 K | | 100 | 90 | 3 K | 3.33 K | | 150 | 160 | 10 K | 12.3 K | | 100 | | | | Table A.2.B. Cut-off Frequencies of Channel B (values in Hz). | executive contraction and the contraction of co | | Theoretical Cut-Off<br>Frequency (HPF) | Actual Cut-Off<br>Frequency (HPF) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|-----------------------------------| | .1 | .1 | 3 | 3.1 | | .5 | • 5 | 10 | 10.8 | | 1.5 | 1.5 | 30 | 32.2 | | 5 | 4.7 | 100 | 111.3 | | 15 | 13 | 300 | 340 | | 50 | 44 | 1 K | 1.11 K | | 100 | 95 | 3 K | 3.26 K | | 150 | 150 | 10 K | 12.4 K | Table A.2.C. Cut-off Frequencies of Channel C (values in Hz). | Theoretical Bandwidth | Actual Bandwidth | Channel | |-----------------------|------------------|---------| | .1 - 10 K | .1 - 12.9 K | D | | .1 - 10 K | .07 - 10.5 K | E | | .1 - 10 K | .083 - 10.5 K | F | | .1 - 10 K | .1 - 10 K | G | | .1 - 10 K | .07 - 10.5 K | н | Table A.2.D. Cut-off Frequencies for Channels D-H (values in Hz). Input to 9835 Output from 9835 Pin # Pin # Purpose Purpose P<sub>1</sub> Examination of 8253 Control Word Q P<sub>34</sub> Output to interface circuit Control Word Q P<sub>2</sub> From A/D indicating end P<sub>35</sub> of conversion Control Word Q P<sub>3</sub> LSB bit from D/A P<sub>36</sub> $P_4$ bit from D/A Control Word Q P<sub>37</sub> Control Word Q P<sub>5</sub> bit from D/A P<sub>38</sub> P<sub>39</sub> P<sub>6</sub> bit from D/A Control Word Q P<sub>7</sub> bit from D/A Control Word Q P<sub>40</sub> P<sub>41</sub> Control Word Q P<sub>8</sub> bit from D/A WR bit from D/A P42 $P_{g}$ $R/\overline{C}$ [AD 574] bit from D/A P<sub>10</sub> P<sub>43</sub> P<sub>44</sub> $A_0$ [MX] P<sub>11</sub> bit from D/A P<sub>45</sub> $A_1 [MX] A_1 [8253]$ P<sub>12</sub> bit from D/A $A_2 [MX] A_0 [8253]$ bit from D/A P<sub>13</sub> P<sub>46</sub> P<sub>14</sub> S/H MSB bit from D/A P<sub>47</sub> GND P<sub>48</sub> Nothing P<sub>15</sub> P<sub>49</sub> GND Nothing P<sub>16</sub> Table A. 2.E. Pin Connection for HP9845 | Pin Num. | Description | | |-----------------------|------------------------------------------------------------------|--| | | | | | 28 | GND of Ch B | | | 27 | GND of Ch H | | | 26 | GND of Ch C | | | 25 | GND of Ch G | | | 24 | GND of Ch D | | | 22 | $A_1 (8253) A_1 (MX)$ | | | 20 | A <sub>1</sub> (8253) A <sub>1</sub> (MX)<br>A <sub>0</sub> (MX) | | | 16 | STS(AD574) | | | 귱 | Ch B | | | - <del>-</del> | Ch H | | | £ | V 4000000 (2000) | | | F<br>E<br>D<br>C<br>B | Ch C | | | Ë | Ch G | | | | Ch D | | | z | S/H | | | x | A <sub>0</sub> (8253) A <sub>2</sub> (MX) | | | W | CK A | | | u | Ch F | | | R | Ch E | | | N | +33.5 Vdc | | | M | B(PNP) | | | L | E(PNP) | | | K | GND | | | J | -33.5 Vdc | | | Н | E(NPN) | | | F | B(NPN) | | | В | +11.5 Vdc | | Table A.2.F. Board # 1 Edge Connector. | Pin Num | Decription | |---------|--------------------| | 22 | CH 8 Output Signal | | 20 | CH 7 Output Signal | | 19 | CH 6 Output Signal | | 9 | GND | | 3 | CH 8 Input Signal | | 2 | CH 7 Input Signal | | 1 | CH 6 Input Signal | | S | CH 6 Input GND | | K | CH 7 Input GND | | J | CH 8 Input GND | | Н | -15 | | C | +15 | | В | +10 | | Α | -10 | Table A.2.G. Board # 2 Edge Connector. | Pin Num. | Description | |----------|-----------------------| | 28 | DBO (LSB From D/A) | | 27 | DB1 (Bit From D/A) | | 26 | DB2 (Bit From D/A) | | 25 | DB3 (Bit From D/A) | | 24 | DB4 (Bit From D/A) | | 23 | DB5 (Bit From D/A) | | 22 | DB6 (Bit From D/A) | | 21 | DB7 (Bit From D/A) | | 20 | DB8 (Bit From D/A) | | 19 | DB9 (Bit From D/A) | | 18 | A <sub>0</sub> (8253) | | 17 | CS (8253) | | 16 | A <sub>1</sub> (8253) | | 15 | D7 (8253) | | 14 | D6 (8253) | | F | Output of 8253 | | Z | DB10 bit from D/A | | Y | DB11 MSB bit from D/A | | X | STS (A/D) | | W | D <sub>O</sub> (8253) | | V | D <sub>1</sub> (8253) | | U | υ <sub>2</sub> (6233) | | T | μ <sub>3</sub> (ο253) | | S | D <sub>4</sub> (8253) | | R | D <sub>5</sub> (8253) | Table A.2.H. Board # 3 Edge Connector. | in Num. | Description | |---------|----------------| | A | Emitter NPN | | В | Base NPN | | C | +33.5 V (in) | | D | GND | | E | No Connection | | F | Emitter PNP | | Н | Base PNP | | J | No Connection | | K | -33.5 V (in) | | L | -14.92 V (out) | | М | -10.02 V (out) | | N | +11.5 V (in) | | P | +5.07 V (out) | | R | +9.95 V (out) | | S | +15.19 V (out) | Table A.2.I. Board #4 Edge Connector. | Pin Num. | Description | |-----------------------|---------------------------| | <del>Ī</del> | Ch B | | Ē | Ch H | | D | Ch C | | F<br>E<br>D<br>C<br>B | Ch G | | ₿ | Ch D | | W | Ch A | | U | Ch F | | R | Ch E | | D | Connect to +33.5 V Common | | 28 | GND Ch B | | 27 | GND Ch H | | 26 | GND Ch C | | 25 | GND Ch G | | 24 | GND Ch D | | 11 | Connect to -33.5 Vdc | | 7 | Connect to +33.5 Vdc | Table A.2.J. TM 503 Changes on the left most edge connector [see Ref 5]. | Pin Number | 50 Pin Subminiature Pin Number | | | |------------------|--------------------------------|--|--| | Ē | 3 | | | | E<br>D<br>C<br>B | 4 | | | | D | 5 | | | | Ō | 6 | | | | B | 7 | | | | Ā | 8 | | | | Z | 9 | | | | Y | 10 | | | | X | 11 | | | | W | 12 | | | | V | 46 | | | | Ŭ | 42 | | | | T | 45 | | | | S | 34 | | | | R | 35 | | | | 28 | 1 | | | | 22 | 13 | | | | 21 | 14 | | | | 20 | 2 | | | | 19 | 36 | | | | 18 | 37 | | | | 17 | 38 | | | | 16 | 39 | | | | 15 | 40 | | | | 14 | 41 | | | Table A.2.K. TM 503 Changes on the middle connector [see Ref 5]. ## A.3 PARTS LIST # Chips | Quantity | Part Number | Board Number | Description | |----------|-------------|----------------|------------------------------------------| | 8 | AD521 | U1 - 7U1 | Inst. Amp. | | 5 | LM339 | U2 - 4U2 | Comparators | | 16 | TL061 | U3-7U3, U4-7U4 | FET Input OpAmp | | 7 | AD582 | U5-5U5 and 7U5 | Sample and Hold | | Ĩ. | AD7503 | U6 | MUX | | 1 | AD574 | U7 | A/D | | 1 | CD4011 | U8 | Quad NAND Gates | | 1 | 8253 | U9 | Programmable Timer | | 1 | LM340 | 1U1 | +15 V Voltage Regulator | | 1 | LM317 | 1U2 | Positive Variable Volt-<br>age Regulator | | 1 | MC7915C | 2U1 | -15 V Voltage Regulator | | 1 | LM337T | 2U2 | Negative Variable Volt-<br>age Regulator | | 1 | MC7805 | 3U1 | +5 V Voltage Regulator | ## Transistor | Quantity | Part Number | Circuit Number | Board Number | |----------|-------------|----------------|---------------------| | ì | 2N2222 | 101 | 1Q1 | | 1 | 151-0349-00 | 1Q2 | 1Q2 | | 1 | 2N2907 | 2Q1 | <b>2</b> Q <b>1</b> | | 1 | 151-0373-00 | 2Q2 | 2Q2 | # LED's Quantity 16 ## Diodes | Quantity | Part Number | Circuit Number | Board Number | |----------|-------------|-------------------|----------------------| | 4 | 1N5240 | 1D1, 1D2, 2D1, 2D | 2 1D1, 1D2, 2D1, 2D2 | #### Capacitors | Quantity | Value | Circuit Number | Board Number | |----------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24<br>8<br>8<br>8<br>7<br>3<br>1 | 1µF +5% 0.432µF +5% 13 pF +5% 0.646 µF +5% .01 µF +5% .1 µF +5% 4.7 µF +5% 10 µF +5% | C <sub>1</sub> , C <sub>2</sub> , C <sub>3</sub> C <sub>4</sub> C <sub>5</sub> C <sub>6</sub> C <sub>7</sub> 1C <sub>1</sub> , 2C <sub>1</sub> , 3C <sub>1</sub> 1C2, 1C3, 2C2 | 4C1, 4C2, 4C3 CR2, 1CR2, 2CR2, 2C1-2C3 CR1, 1CR1, 2CR1, 2C4, 4C4 CR1, 1CR1, 2CR1, 2C5, 4C5 CR1, 1CR1, 2CR1, 2C6 4C6 C7 - 5C7, 7C7 1C1, 2C1, 3C1 1C4 1C3, 1C5, 2C3 | | | ) <del></del> ) | 2C3, 3C2 | 2C4, 3C2 | #### Resistors | Quantity | Value | Circuit Number | Board Number | |-----------------|------------------------|----------------|-------------------------------------------| | 8 | 100 K ± 5% | RO | R1, R2, R3, R4<br>R5, R6, R7, R8 | | 16 | 2.34 K ± 5% | R1, R2 | SR1, SR12 | | 8 | 20 M <u>+</u> 5% | R3 | CR2,1CR2,2CR2,3CR2,4CR2,<br>SR2,SR21,SR22 | | 3 | 4 M + 5% | | SR2, SR21, SR22 | | 3 | 1.4 M + 5% | | SR2, SR21, SR22 | | 3 | 417 K $\pm$ 5% | | SR2,SR21,SR22 | | 3 | 139 K $\pm$ 5% | | SR2,SR21,SR22 | | 3 | 41 K <u>+</u> 5% | | SR2,SR21,SR22 | | 3 | $20 \text{ K} \pm 5\%$ | | SR2, SR21, SR22 | | 3 | 13 K $\pm$ 5% | | SR2,SR21,SR22 | | 8 | 166 K + 5% | R4 | CR2,1CR2,2CR2,3CR3,4CR2, | | | _ | | SR3, SR31, SR32 | | 3 | 33 K <u>+</u> 5% | | SR3, SR31, SR32 | | 3 | 11 K $\pm$ 5% | | SR3, SR31, SR32 | | 3 | $3 \text{ K} \pm 5\%$ | | SR3, SR31, SR32 | | 3 | $1 \text{ K} \pm 5\%$ | | SR3, SR31, SR32 | | 3 | $332 \pm 5\%$ | | SR3, SR31, SR32 | | 3 | $166 \pm 5\%$ | | SR3, SR31, SR32 | | 3 | $110 \pm 5\%$ | | SR3, SR31, SR32 | | 8 | 831 K + 5% | R5 | CR2,1CR2,2CR2,3CR2,4CR2, | | | 25 | | SR4,SR41,SR42 | | 3 | 166 K + 5% | | SR4, SR41, SR42 | | 3 . | $55 \text{ K} \pm 5\%$ | | SR4, SR41, SR42 | | 3 | $16 \text{ K} \pm 5\%$ | | SR4, SR41, SR42 | | 3 .<br>3 .<br>3 | 5.5 K $\pm$ 5% | | SR4, SR41, SR42 | | 3 | 1.7 K $\pm$ 5% | | SR4, SR41, SR42 | | 3 | $831 \pm 5\%$ | | SR4, SR41, SR42 | | 3 | 550 ± 5% | | SR4,SR41,SR42 | | Quantity | Value | Circuit Number | Board Number | | |-------------------|--------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------|--| | 8 | 591 ± 5% | R <sub>6</sub> | CR1,1CR1,2CR1,3CR1,4CR1,<br>SR5,SR51,SR52 | | | 3 | 2 K ± 5% | | SR5, SR51, SR52 | | | 3 | 6 K + 5% | | SR5, SR51, SR52 | | | 3<br>3 | 20 K + 5%<br>59 K + 5% | | SR5,SR51,SR52<br>SR5,SR51,SR52 | | | 3 | 197 K + 5% | | SR5,SR51,SR52 | | | 3 | 591 K ± 5% | | SR5,SR51,SR52 | | | 3 | 2 M ± 5% | | SR5,SR51,SR52 | | | 8 | 5.5 K <u>+</u> 5% | R <sub>7</sub> | CR1,1CR1,2CR1,3CR1,4CR1, | | | 3 | 18.5 K + 5% | | SR6, SR61, SR62<br>SR6, SR61, SR62 | | | 3 | 55.5 K + 5% | | SR6, SR61, SR62 | | | 3 | 185 K + 5% | | SR6, SR61, SR62 | | | 3 | 555 K + 5% | | SR6, SR61, SR62 | | | 3 | 1.85 M + 5% | | SR6, SR61, SR62 | | | 3<br>3 | 5.55 M + 5% $18.5 M + 5%$ | | SR6, SR61, SR62<br>SR6, SR61, SR62 | | | | SVERVICENCE AT A A ASSESSED | _ | | | | 3 | 473 <u>+</u> 5% | <sup>R</sup> 8 | CR1,1CR1,2CR1,3CR1,4CR1,<br>SR7,SR71,SR72 | | | 3 | 1.6 K + 5% | | SR7, SR71, SR72 | | | 3 | 4.7 K $\pm$ 5% | | SR7, SR71, SR72 | | | 3 | 16 K + 5% | | SR7, SR71, SR72 | | | 3<br>3 | 47 K + 5% | | SR7, SR71, SR72<br>SR7, SR71, SR72 | | | 3 | 157 K <u>+</u> 5%<br>472 K <del>+</del> 5% | | SR7, SR71, SR72 | | | 3 | 1.6 M + 5% | | SR7, SR71, SR72 | | | 22 | 10 K <u>+</u> 5% | R <sub>9</sub> -R <sub>12</sub> ,R <sub>28</sub> ,R <sub>17</sub> -R <sub>26</sub> | SR11 | | | 1 | 1 M <u>+</u> 10% | <sup>R</sup> 16 | SR10 | | | 2 | 400 Ω | 1R1,2R2 | 1R1,2R2 | | | 2 | 10 K | 1R2,2R2 | 1R2,2R2 | | | 1 | 240 Ω | 1R4 | 1R4 | | | 1 | 120 Ω | 2R4 | 2R4 | | | Variable Resistor | | | | | | Quantity | Value | Circuit Number | Description | | | 2 | 0-5 K | 1R3,2R3 | | | | | 0-100 K | RO2 | 10 Turn Pot | | | 3<br>5<br>2 | 0-100 K | RO2 | 1 Turn Pot | | | 2 | 0-100 | R13,R14 | | | | 7 | 0-10 K | R2 7 | | | bу LEON W. GATENO B.S., Kansas State University, 1980 AN ABSTRACT OF A MASTER'S THESIS submitted in partial fulfillment of the requirements for the degree MASTER OF SCIENCE Department of Electrical Engineering KANSAS STATE UNIVERSITY Manhattan, Kansas 1982 #### ABSTRACT A versatile Data Acquisition Model (DAM) was designed and built for use in multi-signaled experimental respiratory research. It possesses the potential of receiving eight channels of analog input signals with maximum inputs of 19.6 volts peak-to-peak and with a maximum sampling frequency of 1 MHz. Three of the eight channels have variable low and high cut-off frequencies. The instrument automatically indicates to the operator channel saturation and signal overloads. The DAM is computer-controlled and provides digital output for on-line data processing or for mass storage of data.