THEORY AND APPLICATIONS OF FIELD-DIFFICE TRANSFICTORY

by 149

JOE WILLARD TOLIVER

B. S., Prairie View A&M College, 1962

A MASTER'S REPORT

submitted in partial fulfillment of the

requirements for the degree

MASTER OF SCIENCE

Department of Electrical Engineering

KANSAS STATE UNIVERSITY Manhattan, Kansas

967

Approved by:

Major Professor

## CONTENTS

2668 R4 1967 T647

|                                              |   |       |   | 2 | age  |
|----------------------------------------------|---|-------|---|---|------|
| INTRODUCTION                                 |   |       |   |   | . 1  |
| CONSTRUCTION OF FIELD-EFFECT TRANSISTORS     |   |       |   |   | . 4  |
| THE FIELD-EFFECT TRANSISTOR                  |   |       |   |   | . 7  |
| FIELD-EFFECT TRANSISTOR THEORY               |   |       |   |   | .10  |
| The Conductive Channel                       |   |       |   |   | .11  |
| Depletion Layer Potential                    |   |       |   |   | .13  |
| Channel Current                              |   |       |   |   | .17  |
| Characteristics of Field-effect Transistors. |   |       |   |   | .21  |
| Mutual Transconductance                      |   |       |   |   | .22  |
| Determining the Field-effect Transistor      |   |       |   |   |      |
| Pinch-off Voltage                            | ٠ | <br>• | ٠ | • | .26  |
| Temperature Dependence of $I_p$              | ٠ | <br>٠ | ٠ | • | .28  |
| BIASING FIELD-EFFECT TRANSISTORS             | ٠ |       |   |   | .30  |
| SELECTING THE BEST FIELD-EFFECT TRANSISTOR   |   |       |   |   | .36  |
| CURCUIT DESIGN                               |   |       |   |   | .38  |
| SMALL-SIGNAL LOW FREQUENCY-PROPERTIES        |   |       |   |   | .41  |
| SMANL-SIGNAL DQUIVALENT CIRCUIT              |   |       |   |   | .45  |
| FIELD EFFECT TRANSISTOR AMPLIFIERS           |   |       |   |   | .49  |
| Basic FET Amplifier Configurations           |   |       |   |   | . 49 |
| Voltage Amplifier Circuit                    |   |       |   |   | .50  |
| The Source-follower Circuit                  |   |       |   |   | .51  |
| FET Cascade with Bipolar Transistor          |   |       |   |   | .53  |
| THE POWER FIELD-EFFECT TRANSISTOR            |   |       |   |   | .59  |
| CONCLUSIONS                                  |   |       |   |   | .61  |
|                                              |   |       |   |   |      |

|                   |   |     |     |   |  |  |  |  |  |  |  |  | Ι | age |
|-------------------|---|-----|-----|---|--|--|--|--|--|--|--|--|---|-----|
| REFERENCES        |   |     |     |   |  |  |  |  |  |  |  |  |   | .64 |
| ACKNOWLEDGEMENT . |   |     |     |   |  |  |  |  |  |  |  |  |   | .66 |
| LIST OF PRINCIPAL | S | емз | 301 | S |  |  |  |  |  |  |  |  |   | .67 |

#### INTRODUCTION

In 1952, shortly after the invention of the function transistor, Shockley (18) described theoretically a new active device based on the modulation of a majority-carrier current. The principle of operation of this device, which he termed a unipolar field-effect transistor, is radically different from that of the junction transistor in that the majority - rather than minority-carrier current is modulated by altering the width of a conducting channel through the narrowing or widening of a p-n junction depletion layer. At that time, probably the principle attraction of this device over the junction transistor was the high input impedance of the control electrode, which behaves essentially as a reverse-biased p-n junction. However, the difficulties of making the device with the techniques then available were considerable, and, although both silicon and germanium (7) devices were described shortly after Shockley's paper was published, the device in its practical form did not appear very attractive. It was not until the techniques of masking, diffusion and epitaxial growth using silicon were sufficiently developed that field-effect devices could be manufactured with a reasonable degree of reproducibility and with characteristics which offered considerable advantages over the junction transistor for certain applications. In fact, it is only in the last few years that the devices have become readily available through commercial channels.

The theory of the device, as originally formulated by Shockley, can be considered as a first-order theory. It assumed an abrupt p-n junction with a uniformly graded channel along which the change in potential is gradual enough to allow the use of the charge-neutrality condition. Furthermore, Shockley assumed that the carrier mobility was independent of the electric field. Dacoy and Ross (7) modified this theory to include the effects of variable mobility. In addition, they considered in some detail the high-frequency performance of the device. By comparison with experimental measurements on transistors constructed by the alloy process, they showed that the general features of the d-c characteristics of some units were adequately explained by the first-order theory of Shockley, while for others some modified theory was necessary.

Modern field-effect transistors (FET) are constructed by methods which result in junctions of both the abrupt and graded types. Recently there has been renewed interest in the solid-state field in both the conventional junction field-effect transistor and in the more recently developed surface or metaloxide-seniconductor (MOS) device.

While the details of carrier motion and control are different for the several types of field-effect devices, basic equations describing all types of devices have the same mathematical form and can thus be treated in a unified approach. The purpose of this report is to discuss and solve a generalized model of an abrupt junction field-effect transistor by developing the basic relations among its parameters. An attempt is also made to present its most important features as an active device by including device application.

#### CONSTRUCTION OF FIELD-EFFECT TRANSISTORS

In order to compare the performance of a practical fieldeffect transistor with theoretical predictions, it is necessary
to assume a suitable structural model. Such a model and an
assessment of its validity can be best obtained by considering
the methods by which the devices are made.

The techniques of alloying, diffusion and epitaxial growth, or combinations thereof, can be used for device fabrication. This discussion will be restricted to the diffusion processes, since it and the epitaxial process enable the best control over impurity density and dimensions to be obtained.

The structure illustrated in Fig. 1 can be achieved by using double-diffusion techniques similar to those employed in making silicon n-p-n transistors. Either simultaneous or sequential double diffusion can be used. If sequential diffusion is employed, a suitable acceptor impurity is first diffused into an n-type silicon slice, producing a p-type layer. A "photocresist" procedure is then used to produce a silicon-exide mask over all the surface, except where it is desired to produce a channel. Diffusion of donor impurities then converts the selected region of the p-layer into an n-type gate, the depth of which is controlled by the diffusion time and temperature. The deping profile that may be expected to result from such a procedure is shown in Fig. 2.

Another technique (15) which can yield field-effect transistors with a high transconductance and cutoff frequency



Fig. 1. Construction of a double-diffused transistor. The p channel is formed by diffusing acceptors into the n substrate, which forms the second gate. A second diffusion through the masked surface forms gate 1.



Fig. 2. Approximate form of the doping profile for the double-diffused structure shown in Fig. 1. Net impurity density: a Along  $\mathbf{y}_1$ ; b Along  $\mathbf{y}_2$ .

utilizes the fact that diffusion can occur laterally beneath a masked area to produce a channel region. The junctions of this structure are diffused, and it might be expected that, since both gate regions are of the same resistivity, this device should exhibit symmetrical gate characteristics (9).

Illustrated in Fig. 3 is an example of a junction gate field-effect transistor. It is shown to be a three terminal device formed by introducing two n-type impurities into opposite sides of the p-type material. The two n-type regions are shown to be electrically connected and form the gate (grid) terminal. The interesting part of the field-effect transistor is the region between the two junctions which is called the conductive channel. The conductive channel is provided with two ohmic contacts, one acting as the source (cathode) and the other as the drain (anode) with an appropriate voltage (drain voltage) applied between drain and source terminals. If the impurity concentration in the nregions is purposely made much higher than that of the p-region. then a space-charge layer due to the external bias  $V_{\rm GG}$  will extend almost entirely into the channel between junctions, thus controlling the thickness of the channel. If the bias potential at the source and drain differ, then under operating conditions there will be a narrowing of the channel at the terminal that has the larger potential.

In a field-effect transistor, the current flow is carried by one type of carrier only. The changed conductance of the field-effect transistor input and output terminals results from changing numbers of carriers of this one type. For this reason the field-effect transistor is some times referred to as a "unipolar transistor". It is perhaps well to point out at this point that the fieldeffect transistor of Fig. 3 is in some ways analogous to a vacuum
tube. Suppose that it be imagined that a small time varying signal is applied between source and gate terminals, then the effect
will be to widen and narrow the channel which carries current between source and drain terminals. This is closely analogous to
the action of a grid which controls the current flow between
cathode and plate.

If in Fig. 3 the impurities diffuse through the p-region in a plane parallel to the n-regions, then the conductance of the channel can be calculated from the following expression:



Fig. 3. The field-effect transistor.

$$C = \frac{T}{hdM} \int_{\mathbb{R}^{d}} b(\lambda) d\lambda$$
 (

where p = the impurity density in the p-region  $(N_A - N_D)$ .

- q = the electronic charge.
- u = carrier drift mobility.

Referring to equation (1), it is seen that the conductance between source and drain terminals depends on the effective channel thickness  $T_{\rm c}$ . The effective channel thickness is entirely determined by the region between p-n junctions not depleted of free carriers by the reverse bias junction gate voltage. Thus, it is easy to see how the applied voltage  $V_{\rm G}$  controls the conductance of the semiconductor body.

#### FIELD-EFFECT TRANSISTOR THEORY

A mathematical representation of field-effect transistors provides a basis for predicting transistor performance and the influence of various design and material parameters. Published analyses (18) and (7) have been limited to specific device geometries and impurity distributions.

The solutions of the field-effect transistor equations presented here are general in that both the free carrier density and space-charge density may vary arbitrarily with distance from the gate junction (1). However the solutions are limited to cases where the one dimensional Poisson-equations can be employed in rectangular form. The gradual approximation originated by Shockley (18) is employed. Solutions based on this approximation have been shown to agree favorably with experimental results (7). Many of the relationships derived here have been previously noted in analyses of specific impurity distributions. However, this report will show that many of these relationships are independent of distribution.

The amplifying properties of a field-effect transistor are best characterized by its mutual transconductance. Both mutual transconductance and output current approach constant maximum values  $(\mathbf{g}_{\mathrm{m}} \text{ and } \mathbf{I}_{\mathrm{p}})$  when the output terminal voltage reaches a particular value  $\mathbf{v}_{\mathrm{p}}$ . The value of  $\mathbf{v}_{\mathrm{p}}$  also represents the magnitude of the input terminal voltage required to reduce the output current to zero. In the following sections general expressions for mutual transconductance, output transconductance, junction

capacitance, and current amplification are derived as functions of the depletion layer thickness at the device boundaries. These expressions are not explicitly dependent on charge distribution (1).

## The Conductive Channel

The physical structure for this analysis is illustrated in Fig. 4. Note that only the lower half p-n junction of the field-effect transistor of Fig. 3 is shown. Also, only the active channel is shown in Fig. 4., and it has length L, width W, and thickness Thc. The is the half channel thickness.

In Fig. 4, the space-charge region is represented as lying entirely in the p-region. This is only an approximation; but it is a good one (18) since the impurities in the n-region are much greater than that of the p-region. The lower surface (gate) represents a junction boundary. When this junction is reverse biased a depletion layer forms which extends a distance t into the channel. The value of t depends on the reverse bias voltage and increases with distance x in as much as the potential in the conducting channel increases with that distance when a drain current  $\mathbf{I}_{\mathbf{Q}}$  is flowing (18). A current  $\mathbf{I}_{\mathbf{Q}}$  between source and drain contacts results when a voltage  $\mathbf{V}_{\mathbf{D}}$  is applied between the source and drain terminals. This current is restricted to the region beneath the depletion layer boundary. A field-effect transistor may have either an n-type channel or a p-type channel. From a circuit point of view, the structures are the same except

that the terminal voltages and ourrents are of opposite polarities. In Fig. 4 all voltages are measured with respect to the source terminal. The values of  $\mathbf{T}_{g}$  and  $\mathbf{T}_{d}$  are the extent of the depletion layer at the source and drain respectively.



Pig. 4. The active channel of the field-effect transistor.

Free carriers constitute a mobile charge density in the region above the depletion layer boundary. Although a one-to-one correspondence usually exists between free and space-charge densities, certain exceptions occur (2). Therefore free and space-charge densities are represented independently by  $\rho_g(y)$  and  $\rho_g(y)$ , (coul/om<sup>3</sup>) in order to maintain the generality of this analysis (1).

#### Depletion Laver Potential

In this section, the solution for the potential distribution across the depletion layer is carried out under the assumption that the reverse bias at both the gate and drain terminals are the same so that the channel has substantially uniform thickness (18). As was previously mentioned, the thickness of penetration of the depletion layer into the n-region is neglected. Therefore, it is assumed that the potential drop occurs wholly in the p-region.

To simplify the following analysis, it will prove useful to consider the integral form of the volume charge density.

$$Q(y) = A \int_{0}^{y} \rho(y) dy$$
 (2)

where A is the effective area of the gate junction and has unit dimension in the x and z directions.

If the electric field E in the region  $0 \le y \le t$  is assumed to exist in the y direction only, then the dependence of the depletion layer thickness t (see Fig. 4) on the reverse-bias voltage V(t) may be derived from the one-dimensional Poisson equation.

$$\frac{d^2v}{dy} = \frac{dE_y}{dy} = \frac{\rho_s(y)}{\epsilon}$$
(3)

where  $\epsilon$  is the dielectric constant of the material (farads/cm). The use of  $\epsilon$  in farads/cm permits the use of dimensions in cm, mobilities in cm<sup>2</sup>/volt see and conductivities in ohm/cm, while

retaining currents and voltages in amp and volt. Also  $_0(y)$  = gp (space-charge density); p = impurity density ( $N_h$  -  $N_p$ ).

Integration of equation (3) yields

$$E_{y} = \frac{1}{c} \int_{0}^{y} \rho_{s}(y) dy + C_{1}$$
 (4)

Near y = t there is an abrupt transistion region at which  $p_y(y) \text{ is zero. Consequently, it is assumed that at the edge of the depletion layer <math>E_y=0$ . Thus using the boundary condition to evaluate the constant of integration yields

$$c_1 = -\frac{1}{\varepsilon} \int_{0}^{\varepsilon} \rho_S(y) dy$$
 (5)

therefore

$$E_{\mathbf{y}} = \frac{1}{c} \int_{0}^{\mathbf{y}} \rho_{\mathbf{S}}(\mathbf{y}) \, d\mathbf{y} - \frac{1}{c} \int_{0}^{\mathbf{t}} \rho_{\mathbf{S}}(\mathbf{y}) \, d\mathbf{y}$$
 (6)

When equation (2) is substituted into equation (6) then

$$E_{y} = \frac{1}{c} \left[ Q(y) - Q(t) \right] \tag{7}$$

The voltage across the depletion layer can now be obtained by integrating equation (7) between  $0 \le y \le t$ .

$$V(t) = -\frac{1}{\varepsilon} \int_{0}^{t} [Q(y) - Q(t)] dy$$
 (8)

Hence,

$$V(t) = \frac{1}{c} [yQ(t) - \int_{0}^{t} Q(y) dy]$$
 (9)

The terms in the brackets of equation (9) are an integral of a product and can be expressed as

$$V(t) = \frac{1}{c} \int_{0}^{t} y o_{s}(y) dy$$
 (10)

Therefore the voltage across the depletion layer as a function of t is given by equation (10).

Equation (10) has an important limit in the form of a pinchoff voltage  $V_{\rm p}$  when the upper limit of integration is allowed to go to  $T_{\rm hc}$ . Remembering that advantage of the symmetry of the fieldeffect transistor has been taken, this limit then yields the reverse bias voltage that removes all the free charge from the conducting channel; thus the current path has been pinched-off i.e., the channel no longer has the ability to conduct current. The pinch-off voltage  $V_{\rm p}$  is defined then as the magnitude of the input gate voltage,  $V_{\rm p}$ , required to reduce the output current to zero. Hence,

$$v_{p} = \frac{2}{\epsilon} \int_{0}^{T_{hc}} y \circ_{s}(y) dy$$
 (11)

The junction capacitance of the field-effect transistor can now be evaluated. The differential of equation (10) is

$$dV(y) = \frac{2}{\epsilon} (y \rho_g(y) dy) \quad 0 \le y \le t$$
 (12)

When equation (2) is substituted into equation (12), equation (12) becomes

$$dV(y) = \frac{2ydQ(y)}{h\epsilon} \qquad 0 \le y \le t$$
 (13)

where

$$dQ(y) = A_{0g}(y) dy$$
 (14)

therefore.

$$\frac{dQ}{dV} = C_{j} = \frac{\varepsilon A}{2t} \qquad (y = t)$$
 (15)

Equation (15) defines the junction capacitance and shows that the space-charge layer thus acts as a parallel plate capacitor with plate separation t.

#### Channel Current

An expression relating the drain current,  $\mathbf{I_d}$  to the physical parameters of the transistor and to the applied voltages can be derived from Ohm's law. When a current flows in the plus x direction in the channel of Fig. 4, an electric field with a component  $\mathbf{E_X}$  must be present. This requires that the potential changes along the channel. Since the gate terminals carry no current they are equipotentials. Hence the reverse voltage between channel and the n-regions varies with distance x and therefore the channel thickness varies (18). In the previous section, the derivation of the relationship between depletion layer thickness t and reverse-bias voltage V assumed that

$$\frac{a^2 V}{a x^2} = 0 \qquad , \tag{16}$$

so that a one-dimensional Poission equation could be used. However when current flows,

$$E_{\chi} = \frac{\partial V}{\partial \chi} \neq 0$$
 , (17)

in general  $\frac{3^2 v_y}{3\chi^2}$  will not vanish. However, if  $\frac{3^2 v_y}{3\chi^2}$  is very small compared to  $o_g(y)/c$ , then the one dimensional approximation can be used for channel potential V(y) and the reverse bias channel potential V(x) will be the same as in the case of  $\mathbf{I}_d = \mathbf{0}$  (18). The approximation that V(x) and  $\mathbf{t}(x)$  change gradually with distance

x is referred to by Shockley (18) as the gradual case. The gradual case will be assumed in the following discussion.

Ohm's law in terms of current density in the x direction  ${\bf J_{\chi}},$  electric field  ${\bf E_{\chi}}$  and conductivity  $\sigma({\bf x})$  is

$$J_{\psi} = E_{\psi} \sigma(x) \tag{18}$$

where  $\sigma(x) = qp_f(y)\mu$ .

Now  $\rho_f(y) = qp_f(y)$  is the free space charge density.

Substituting these relations and the expression for the electric field from equation (17) into equation (18),

$$J_{X} = \mu \rho_{f}(y) \frac{dV}{dx}$$
 (19)

from which the total current through any cross section of the channel can be obrained i.e.,

$$I_{X} = 2 \int_{1}^{\infty} hc$$

$$J_{X} dS$$
(20)

where dS = Wdy, so that equation (20) becomes

$$I_{x} = 2\mu \frac{dV}{dx} W \int_{1}^{T} hc \rho_{f}(y) dy$$
 (21)

The factor of 2 occurs because of symmetry. Equation (21) can be simplified somewhat by replacing dV by  $\frac{1}{\epsilon}$   $y\rho_g(y)$ dy as given

by equation (12). Hence,

$$I_{\mathbf{x}} d\mathbf{x} = \frac{2W_{\mathbf{y}} \rho_{\mathbf{g}}(\mathbf{y}) d\mathbf{y}}{\epsilon} \int_{\mathbf{f}}^{\mathbf{h} \mathbf{c}} \rho_{\mathbf{f}}(\mathbf{y}) d\mathbf{y}$$
 (22)

From equation (2) assuming unit dimensions in the  $\boldsymbol{x}$  and  $\boldsymbol{z}$  directions then,

$$Q(T_{he}) - Q(t) = \int_{t}^{he} \rho_f(y) dy$$
 (23)

Substituting this relationship into equation (22), it then becomes

$$I_{x}dx = \frac{2uW}{\epsilon} \left[Q\left(T_{hc}\right) - Q(t)\right]y\rho_{S}(y)dy \tag{24}$$

When equation (24) is integrated from x=0 to x=L, the corresponding limits on the right-hand side are from  $y=T_g$  to  $y=T_g$ . Therefore the total drain current is given by,

$$I_{d} = \frac{2uW}{\varepsilon L} \int_{T_{-}}^{T_{d}} [Q(T_{hg}) - Q(t)] y \rho_{g}(y) dy$$
 (25)

An examination of equation (25) shows that when  $T_g$  equals zero and  $T_d$  approaches  $T_{hc}$ , then the drain current becomes a maximum current called  $I_n$ .

From equation (25) it is quite apparent that the current is a function of the space-charge layer heights at both the source and drain ends of the channel which in turn are functions of the voltages across the depletion layer at each end of the channel; i.e.

$$T_S = F(V_{GS})$$
 (26)

$$T_{d} = G[V_{DS} - V_{GS}]$$
 (27)

At this point it is convenient to define  $\mathbf{I}_{\mathrm{p}}$ , as the drain current that flows when the external gate and source terminals are shorted together. By this definition,  $\mathbf{I}_{\mathrm{p}}$  is the drain current for any value of voltage between source and drain  $\mathbf{V}_{\mathrm{DS}}$ , but will be restricted to the current that flows when  $\mathbf{V}_{\mathrm{DS}}$  has a value that causes  $\mathbf{T}_{\mathrm{d}}$  to equal  $\mathbf{T}_{\mathrm{hC}}$  (5). That value of voltage was shown to be  $\mathbf{V}_{\mathrm{p}}$  in the previous section. Hence,

$$I_{p} = \frac{2\nu W}{L\epsilon} \int_{0}^{Thc} [Q(T_{c}) - Q(t)] y_{o_{g}}(y) dy$$
 (28)

This is abnormal of course, since if  $T_d$  equals  $T_{hc}$ , the conducting channel thickness is zero and no current can flow. Or what is more likely, if the conducting channel thickness goes to zero, then the current density must go to infinity, since when  $V_{rS} = 0$  it is not possible to cause  $I_p$  to go to zero by increasing  $V_{DS}$ . The answer to this dilemma is that  $T_d$  cannot equal  $T_{hc}$ ,

because there is a fundamental limit on how narrow the conducting channel can be (1). If the limiting value of the current density is  $J_{\text{max}}$ , then  $I_{\text{p}} = W J_{\text{max}} \Delta T_{\text{hc}}$  where  $\Delta T_{\text{hc}}$  is the narrowest possible conducting channel. Equation (28) is therefore only an approximation. The real upper limit on the integral is  $(T_{\text{hc}} - \Delta T_{\text{hc}})$ , but the approximation given is a good one because  $T_{\text{hc}}$  is much greater than  $\Delta T_{\text{hc}}$  (5).

# Characteristics of the Field-Effect Transistor

There are two distinctly different modes of operation of the field-effect transistor. First, for zero or small voltages across the channel, where the conductance of the channel (see Fig. 5) is not markedly changed by the current flow, and second, operation in pinch-off (or saturation) where the channel conductance is affected by the flow of current. The current of the device in this latter mode of operation becomes virtually independent of the drain voltage as depicted by the device's output characteristics of Fig. 5. In the first mode of operation, the device can be considered as a passive element-variable conductance controlled by the gate voltage. In the second mode of operation, it appears as an active device with characteristics similar to those of a vacuum pontode.

An examination of Fig. 5 shows that beyond the pinch-off voltage  $V_{\rm p}$ , further increases in  $V_{\rm DS}$  (up to the junction reverse-bias breakdown,  $BV_{\rm DS}$ ) causes little change in  $I_{\rm d}$ . For this reason, this portion of the field-effect transistor characteristics

is referred to as the pinch-off or constant current region (13). Note pinch-off is shown to occur with  $V_{\rm GS}$  = 0. Another region of importance as shown by Fig. 5 is the so called triode region. These two regions are separated by the dashed curve, which is the locus of pinch-off points, i.e., the points where  $V_{\rm DS} = V_{\rm D} + V_{\rm GS}$ .



Fig. 5. Output characteristics of a field-effect transistor.

### Mutual Transconductance

The most active and useful parameter of the field-effect transistor is its mutual transconductance,  $g_{\rm m}$ . The amplifying properties of a field-effect transistor are best characterized by its mutual transconductance. It has been previously shown that the drain current is a function of the small increments of gateto-source voltage and the drain-to-source voltage, i.e.,

$$I = f(V_{GS}, V_{DS})$$
 (29)

Equation (29) can be written as

$$v_{I}^{G} = \frac{s_{I}^{G}}{s_{I}^{G}} v_{I}^{G} + \frac{s_{I}^{G}}{s_{I}^{G}} v_{D}$$
(30)

therefore

$$\nabla_{\mathbf{I}}^{\mathsf{T}} q = a^{\mathsf{M}} \nabla_{\mathbf{A}} C + a^{\mathsf{T}} \nabla_{\mathbf{A}} D$$
(31)

where

$$g_{m} = \frac{\partial I_{D}}{\partial V_{G}}$$
 (32)

and

$$a^{q} = \frac{a \Lambda^{D}}{a \pi^{D}}$$
 (33)

so that

$$g_{m} = \frac{\partial I_{d}}{\partial V_{G}} = \frac{\partial I_{d}}{\partial T_{S}} \frac{\partial T_{S}}{\partial V_{G}} + \frac{\partial I_{d}}{\partial T_{D}} \frac{\partial T_{d}}{\partial V_{G}}$$
(34)

The partial derivatives  $\frac{2\mathbb{I}_{c}}{2\mathbb{T}_{g}}$  and  $\frac{2\mathbb{I}_{d}}{2\mathbb{T}_{d}}$  can be evaluated from equation (25). Thus,

$$\frac{\partial \mathbf{I}_{d}}{\partial \mathbf{T}_{n}} = \frac{2\mu W}{\varepsilon L} \left[ Q(\mathbf{T}_{hc}) - Q(\mathbf{T}_{S}) \right] \mathbf{T}_{S} \rho_{S}(\mathbf{T}_{S})$$
(35)

and

$$\frac{\partial I_{d}}{\partial T_{d}} = \frac{2\nu W}{\varepsilon L} \left[ Q(T_{hc}) - Q(T_{S}) \right] T d\rho_{S}(T_{d})$$
(36)

Now, from equation (10), the rate of change of voltage across the depletion layer with respect to y is given as

$$\frac{dV(y)}{dy} = \frac{gy_p}{\epsilon} \frac{(y)}{\epsilon} \qquad 0 \le y \le t$$
 (37)

Using equation (37) and the relationship in equation (26) and (27) with the consideration that  $V(T_g) = -V_{GS}$  and  $V(T_d) = (V_{DS} - V_{GS})$ , then the following partials are obtained.

$$\frac{\partial T_{\rm S}}{\partial T_{\rm S}} = \frac{q_{\rm T_S} \rho_{\rm S} (T_{\rm S})}{\epsilon} \tag{38}$$

and

$$\frac{\partial V_{CS}}{\partial T_d} = \frac{\alpha T_d \rho_s (T_d)}{c} \tag{39}$$

Substituting equations (35), (36), (38) and (39) back into equation (34), then the mutual transconductance is obtained.

$$g_{m} = \frac{uW}{L} [Q(T_{d}) - Q(T_{S})]$$
 (40)

The implication of equation (40) is extremely interesting; it shows that the transconductance of the field-effect transistor is simply the conductance of the rectangular section of the device extending from y =  $T_{\rm g}$  to y =  $T_{\rm d}$ . Maximum  $T_{\rm min}$  is obtained when  $T_{\rm d} = T_{\rm hc}$  and  $T_{\rm g} = 0$ . This occurs when  $V_{\rm c} = 0$  and  $V_{\rm D} = V_{\rm p}$ . Hence,

$$g_{m(max)} = \frac{\mu N}{L} Q(T_{c}) = g_{c} , \qquad (41)$$

where  $\sigma_{o}$  is the bulk conductance of the entire semiconductor body. This value is independent of the space-charge density (1). The small-signal output conductance  $\sigma_{d}$  at the drain terminals of the device can be obtained from equations (23) and (37) in a similar manner.

$$g_{d} = \frac{\partial I_{d}}{\partial V_{D}} = \frac{\nu W}{L} \left[ Q(T_{c}) - Q(T_{d}) \right]$$
 (42)

Equation (42) is the conductance of the rectangular parallel-piped portion of the channel bounded by  $\mathbf{T}_d$  and  $\mathbf{T}_c$  in the y direction. According to equations (28) and (42), when  $\mathbf{I}_d = \mathbf{I}_p, \ q_d = 0$  and the drain terminal of the device behaves as a constant-current source; these results are shown graphically in Fig. 5. At  $\mathbf{V}_{DS} = \mathbf{V}_p, \ q_d$  is zero, and further increases in  $\mathbf{V}_{DS}$  produces no increase in  $\mathbf{I}_d$ . This is only a first-order approximation, of course (1). When  $\mathbf{T}_d$  approaches  $\mathbf{T}_c$ , other effects influence the behavior of the output characteristics of Fig. 5 such that  $\mathbf{q}_d$  really never gets to zero before the gate-to-drain diode goes into avalanche breakdown (5).

## Determining the Field-effect Pinch-off Voltage

The preceding analysis defined the pinch-off voltage of the field-effect transistor as the drain voltage which separates the triode region from the pinch-off region with zero gate bias. Because pinch-off is not a sharply defined phenomena itself it becames necessary to define somewhat arbitrarily how the pinch-off voltage of a field-effect transistor is measured.

Richer and Middlebrook (14) in a recent communication showed that FET transfer characteristics as illustrated by Fig. 6 are represented remarkably well by the following simple relation;

$$I_{D} = I_{p} (1 - \frac{v_{GS}}{v_{p}})^{n}$$
 (43)

where n is a constant surprisingly close to 2.

Equation (43) is called the square law approximation. The square law with its delightful simplicity, is not a bad approximation of the transfer curve of any FET and is quite an accurate approximation for FET's with narrow channels (low pinch-off voltages) no matter how they are manufactured. (6)

The values of  $I_D$  and  $V_D$  are necessary to completely describe the forward transfer characteristics, and should be given by a manufacturer's data sheet. When equation (43) is differentiated with respect to  $V_{CS}$  one obtains

$$g_m = \frac{nI_p}{V_p} (1 - \frac{V_{GS}}{V_p})^{n-1}$$
 (44)



Pig. 6. Transfer curve with limits.

From equation (44) transconductance at zero-gate voltage is obtained as follows:

$$g_{m} \Big|_{V_{GS}=0} = g_{d} = \frac{nI_{p}}{V_{p}}$$
 (45)

Equation (45) also equals the channel conductance  $1/R_0$  for  $v_{\rm CS}$  = 0 and  $v_{\rm DS}$  <  $v_{\rm p}$ . From these facts, the following expressions are then valid (6).

$$v_{p} = \frac{nI_{p}}{g_{d}}$$
 (46)

0.00

$$V_{p} = nI_{p} R_{o}$$
 (47)

Both of these equations give  $V_p$  a fairly precise meaning. The terms on the right hand side of equation (45) are measured in the pinch-off region and for all practical purposes are independent of the drain voltage. Equation (46) has the advantage that  $V_p$  is obtained quite simply from the static output characteristics. In either case the value obtained for  $V_p$  by these methods characterize the field-effect transistor in a broader sense than a value obtained in the usual manner (6). These equations developed above have shown that all field-effect transistors have a fixed relationship between pinch-off voltage  $V_p$ , zero-bias current  $I_p$ , and zero-bias forward transconductance. Thus it is possible, given a single set of reference values, to determine specific parameter values for a select device.

What has been said indicates that when making calculations for the design of field-effect transistor circuits,  $\mathbf{I}_p$  and  $\mathbf{v}_p$  give most of the information necessary. Other FET characteristics (except for breakdown voltages) can be regarded as causing only second-order effects; for the most part they can be ignored (6).

# Temperature Dependence of $\mathbf{I}_{\mathbf{p}}$

Although  ${\bf I}_{\bf p}$  is not greatly dependent on the drain-to-source voltage as was pointed out in its derivation, it is a very strong

function of temperature as Fig. 7 attests. The temperature dependence of  $\mathbf{I}_p$  can quickly be derived from equation (28). Differentiation of this equation with respect to temperature  $(\mathbf{T}_{\lambda})$  yields

$$\frac{dI_{p}}{dT_{h}} = \frac{2W}{eL} \frac{du}{dT_{h}} \int_{0}^{T_{hc}} [Q(T_{c}) - Q(t)] y \rho_{g}(y) dy$$
(48)

The left hand side can be reduced to  $1/\mu (du/dT_A)T_D$  where  $1/\mu$  ( $du/dT_A)$  is by definition the temperature coefficient of the mobility. The temperature coefficient and the variation of drain current will be discussed further in the following section.



T<sub>A</sub>, Free-Air Temperature, °C

Fig. 7. Normalized zero-gate-voltage drain current vs. free air temperature.

#### BIASING FIELD-EFFECT TRANSISTORS

In field-effect transistors, the variation of drain current with temperature can be held to very low levels by proper selection of the bias point. This zero bias point depends on the physical size and pinch-off voltage of the field-effect transistor.

The variation of drain current with temperature in a field-effect transistor is determined by two factors. One factor is the change in majority carriers mobility. As temperature increases, majority carriers move less freely in the crystalline structure. For a given field strength, their velocity is reduced (10). This tends to make drain current  $\mathbf{I}_d$  decrease as temperature increases. The rate of decrease for most FET's is between 0.6 and 0.8 per cent/deg C (3).

The second factor is the change in width of the thermally generated depletion layer at the gate-channel junction. Any p-n junction, even with no voltage applied, has this depletion layer. As was shown in the first part of this report, it is identical to the depletion region generated by reverse-biasing the gate-to-channel diode with an external voltage. The width of the thermally generated barrier decreases as temperature increases, tending to make I<sub>d</sub> increase with increasing temperature, at a rate equivalent to a change of 2.2 mv/deg C at the gate (10). This is the same phenomenon, incidentally, that causes the base-emitter voltage in bipolar transistors to change by 2.2 mv/deg C when the collector current is held constant.

Note that these two factors act in opposite directions. The change in majority-carrier mobility tends to decrease  $I_d$ : the change in depletion-layer thickness tends to increase  $I_d$ . If conditions can be found at which the two effects cancel, the FET will have no net change of  $I_d$  with temperature. If the mobility factor is -0.7 per cent/deg C and the thermal barrier factor is 2.2 my/deg C, the condition for zero thermal drift is

$$0.007I_{dz} = 0.0022g_{mz}$$
 (49)  $I_{dz} = 0.315 \text{ volts}$ 

where  $\mathbf{g}_{\text{mZ}}$  and  $\mathbf{I}_{\text{dZ}}$  are the transconductance and the drain current respectively at the zero-drift bias point.

To proceed further, other expressions for  $I_d$  and  $g_{mz}$  must be developed. For a double-diffused FET, (see Fig. 3) the drain current for any value of gate-to-cource voltage between zero and pinch-off voltage  $V_p$  is:

$$I_d = I_p (1 - \frac{V_{GS}}{V_p})^2$$
 (50)

where  $\mathbf{I}_{\rm d}$  is the drain current at  $\mathbf{V}_{\rm CS}$  = 0. Equation (50) is called the square-law approximation (14).

A similar expression for  $\boldsymbol{g}_{\text{mz}}$  was derived in equation (30) i.e.

$$g_{mz} = \frac{\partial I_d}{\partial V_{GS}}$$
(51)

or

$$g_{mz} = \frac{\partial I_p}{V_p} \left(1 - \frac{V_{GS}}{V_p}\right) \tag{52}$$

Dividing equation (50) by equation (52) gives

$$\frac{\mathbf{I}_{\tilde{\mathbf{d}}}}{\sigma_{\mathrm{mz}}} = \frac{\mathbf{V}_{\mathrm{p}}}{2} \left(1 - \frac{\mathbf{V}_{\mathrm{GS}}}{\mathbf{V}_{\mathrm{p}}}\right) \tag{53}$$

substituting equation (53) into equation (49) gives

$$0.315 = \frac{V_p}{2} (1 - \frac{V_{GSt}}{V_p})$$

or

$$v_{GSz} = v_p - 0.63$$
 (54)

This equation shows the value of  $V_{\rm QS}$  which will give zero drift. It also shows that for a PST with  $V_{\rm p}=0.63$  volts, the point of zero drift occurs at  $V_{\rm QS}=0$ , or  $I_{\rm d}=I_{\rm p}$ . More important, these equations allow prediction of  $I_{\rm dz}$  and  $g_{\rm mz}$  at zero drift for devices with  $V_{\rm p}$  above 0.63 volts (3). Thus, at zero drift,

$$I_{d} = I_{p} \left(\frac{0.63}{V_{p}}\right)^{2}$$
 (55)

$$g_{mz} = \frac{2I_p}{V_p} \left( \frac{0.63}{V_p} \right)$$
 (56)

Equation (55) reveals that devices with a large  ${\rm V_p}$  must operate at an  ${\rm I_{dz}}$  very much below  ${\rm I_p}$  to achieve zero drift. For example, if  ${\rm V_p}$  is 6.3 volts,  ${\rm I_{dz}}$  must be one per cent of  ${\rm I_p}$ .

For a given device type, unit-to-unit variations of  ${\bf I}_{\bf p}$  and  ${\bf V}_{\bf p}$  are interrelated by the empirical equation (10),

$$I_{p} = KV_{p}^{1.6}$$
 (57)

where K is a function of the device geometry.

Substituting equation (57) into equation (55) gives

$$g_{mz} = K_1 \left(\frac{1}{V_D}\right)^{0.4}$$
 (58)

and substituting equation (57) into equation (56) gives

$$g_{mz} = \kappa_2 \left(\frac{1}{V_p}\right)^{0.4}$$
 (59)

Equations (58) and (59) show that, when a field-effect transistor is biased for zero drift, both  $I_{\rm dr}$  and  $g_{\rm mx}$  are inverse functions of  $V_{\rm p}$ . Therefore, low  $V_{\rm p}$  devices are perferable for most applications (10).

If a FET is biased at other than the zero-drift bias, what effect will the temperature-induced change in  $\rm I_d$  have on  $\rm V_{GS}^2$ . It has already been found that the change in depletion layer thickness causes  $\rm V_{GS}$  to change at a rate of -2.2mv/deg C. Assuming that the change in mobility causes  $\rm I_d$  to change 0.7 per cent/deg C, then the quantity 0.007 ( $\rm I_d/\sigma_{mx})$  represents the corresponding change, in volts/det C, of  $\rm V_{GS}$  (3). Thus, the net drift is

$$D = 0.0022 - 0.007(\frac{\vec{L}_{d}}{g_{m}})$$
 (60)

in volts/det C.

Dividing equation (50) by equation (52) reveals that

$$\frac{I_d}{g_m} = \frac{v_p}{2} \left(1 - \frac{v_{GS}}{v_p}\right) \tag{61}$$

Substituting equation (61) into equation (60),

$$D = 0.0022 - 0.007 \frac{\nabla_{p}}{2} (1 - \frac{\nabla_{gS}}{\nabla_{p}})$$
 (62)

Rearranging equation (50), it can be seen that

$$(1 - \frac{v_{GS}}{v_p}) = (\frac{I_d}{I_p})^{1/2}$$
 (63)

Substituting equation (63) into equation (62),

$$D = 0.0022 - 0.007 \frac{v_p}{2} (\frac{I_d}{I_p})^{1/2}$$
 (64)

But, from equation (52)

$$(I_p)^{1/2} = \frac{V_p}{0.63} (I_{dz})^{1/2}$$
 (65)

Then

$$D = 0.0022 - 0.0022(\frac{I_d}{T_{d2}})$$
 (66)

Converting to millivolts per deg C,

$$D = 2.2(1 - \sqrt{\frac{I_d}{I_{DSS}}})$$
 (67)

Thus for any bias current  $\mathbf{I}_d$ , the change of  $\mathbf{V}_{\mathrm{GS}}$  with temperature can be calculated if the zero-drift bias current  $\mathbf{I}_{\mathrm{dz}}$  is known. The test circuit used to verify the drift-compensation concept is shown in Fig. 8. Source resistor  $\mathbf{R}_g$  is large enough to keep  $\mathbf{I}_d$  constant. A zero-drift bias point can be found by adjusting  $\mathbf{R}_g$  until  $\mathbf{V}_0$  at 100°C is equal to  $\mathbf{V}_{\mathrm{CS}}$  at 25°C (10).

To confirm equations (58) and (59) field-effect transistors with various pinch-off voltages have been tested in a circuit like that of Fig. 8.  $I_{\rm dx}$  and  $g_{\rm m}$  were measured for each. The measured points shown in Figs. 9 and 10 are sufficiently close to the calculated curves to justify the equations (10).



Fig. 8. Test circuit for finding zero-drift bias point.

The simplest circuit for zero-drift is the source follower, illustrated by the test circuit of Fig. 8. This circuit has no voltage gain, but can be used as an impedance transformer. The thermal drift of this circuit is comparable to that of a high-quality differential amplifier (10). Since voltage and current drift can be reduced to very low levels, field-effect transistors permit design of d-c amplifiers which exhibit little change in operating point even with generator impedances greater than one megohm (10).

# Selecting the Best FET

As might be expected, values of  $\mathbf{I}_{d2}$  and  $\mathbf{g}_{m}$  are proportional to the size of the field-effect transistor. Also, as in pointed out previously, field-effect transistors with low  $\mathbf{V}_{p}$  have higher  $\mathbf{I}_{x_{p}}$  and  $\mathbf{g}_{x_{p}}$ .



I, microamperes

Fig. 9. Drain current at zero drift for various values of pinch-off voltage. The cross represent measurements made in the circuit of Fig. 8. The line represents values calculated from eq. (58).



Fig. 10. Transconductance at zero drift for various values of pinch-off voltage. The line represents calculated values from eq (59).

Field-effect transistors with higher  $I_{dz}$  are desirable for amplifiers in which a junction transistor is used in the second stage. Field-effect transistors with low  $I_{dz}$  are more seriously affected by the loading of a junction transistor, here, a second field-effect transistor, with its very low current drift, is the ideal choice for the second stage.

In selecting the best type of field-effect transistor for an application, a compromise must be made between the very large input impedance and the low input current drift of the small-geometry field-effect transistor and the ease of circuit design afforded by the higher drain current of large field-effect transistors.

## Circuit Design

As any given FET type may have as much as 511 spread in  $\mathbf{I}_{\mathrm{p}}$  and 4:1 spread in  $\mathbf{I}_{\mathrm{m}}$ , particular attention must be given to circuit design to ensure that any device within specifications will perform satisfactorily (16). Consider a common-source self-biased amplifier design of Fig. 11. It is helpful to have a plot available of the approximate minimum and maximum transfer characteristics of the device. The d-c operating point for any device within the range may be determined by constructing a source load line from the origin with a slope of  $1/R_{\mathrm{g}}$  intersecting with the two curves. It is desirable to operate with a small  $R_{\mathrm{g}}$  for minimum distortion, but with a large  $R_{\mathrm{g}}$  for constant drain current  $I_{\mathrm{d}}$ . The range of the quiescent  $I_{\mathrm{d}}$  has now been determined; however, the peak signal current  $I_{\mathrm{Dmax}}$  must be added. This is determined by superimposing

the gate signal voltage on the operating point. To maintain a reasonably low distortion level, the signal swing as projected on the minimum transfer curve must be small compared with the curvature of that characteristic (16). The peak signal current is been determined; the maximum allowable  $\mathbf{P}_{L}$  may be determined. Semembering that the  $\mathbf{V}_{\mathrm{DG}}$  should not drop below about 1.5  $\mathbf{V}_{\mathrm{D}}$ , then

$$V_{DG} = V_D - i_{D_{(max)}} P_L$$
 (68)

and

$$R_{L_{(max)}} = \frac{v_{D} - 1.5v_{p}}{i_{D_{(max)}}}$$
 (69)

Stage gain may be increased only be increasing  $R_{\rm L}$ . To do this it is necessary to increase  $V_{\rm D}$ , reduce  $i_{\rm d}$  and/or  $V_{\rm D}$  or select a field-effect transistor with a smaller spread in  $I_{\rm D}$  (17). As some field-effect transistors are typed with  $I_{\rm D}$  spreads of 3:1 their use may be of some advantage (17).



Fig. 11(b). Transfer characteristics.

### SMALL-SIGNAL LOW FREQUENCY-PROPERTIES

The channel current of a field-effect transistor actually flows in a nonlinear distributed RC transmission line, but for low frequency work it is sufficient to treat the device as if it were a lumped nonlinear electrical network. An equivalent circuit showing the lumped parameters necessary for low frequency calculations is given in Fig. 12. Capacitances Cpc and Cgc and conductances Gpc and gsc are a lumped-element representation of the reverse-biased cate-to-channel diode. In a well designed



Fig. 12. Low frequency equivalent circuit for FET.

field-effect transistor,  $q_{\rm DC}$  and  $q_{\rm SC}$  will be quite small and can be considered open circuits. Values  $r_{\rm DB}$  and  $r_{\rm SD}$  are the bulk resistances of the semiconductor path from the channel edges to the drain and source respectively; they will be in the order of 100

ohms or less, depending somewhat on the geometry and manufacturing process (9). At low frequencies, the effect of  $r_{\rm DB}$  is quite negligible; it can be considered as only a very small part of any practical load resistance (9). The value of  $r_{\rm SB}$  has a slight, generally negligible effect on the apparent transconductance of the device; the small signal voltage  $v_{\rm gB}$  in Fig. 12, is related to the input terminal voltage  $v_{\rm gB}$  by

$$V'_{gs} \approx \frac{V_{gs}}{1 + q_m r_{SB}}$$
 (70)

The value of  $q_{\rm m}$  is the slope of the output characteristics in the pinch-off region and is generally small compared to practical load conductances.

For linear small signal-operation, the common-source configuration is probably the most useful. Because of the nature of its characteristics, i.e. high input and output impedances, use of the admittance parameters is recommended (9). They are defined by the equations

$$i_g = y_{is} v_{gs} + y_{rs} v_{ds}$$
 (71)

$$i_d = y_{fs} v_{qs} + y_{os} v_{ds}$$
 (72)

The two-generator equivalent circuit based on the use of these parameters is shown in Fig. 13. The terminal conditions for determining the parameters are



Fig. 13. Two-port y-network.

Output shorted: 
$$\begin{aligned} y_{1g} &= \frac{i_g}{v_{gg}} \\ & y_{fg} &= \frac{i_g}{v_{dg}} \end{aligned}$$
 Input shorted: 
$$\begin{aligned} y_{rg} &= \frac{i_g}{v_{ds}} \\ & y_{og} &= \frac{i_g}{v_{ds}} \end{aligned}$$

When these conditions are applied to the physical equivalent circuit of Fig. 12, the y parameters can be written in terms of the lumped physical elements. If all the diode conductances and bulk resistances of Fig. 12 are neglected, the y parameters (9) are:

$$y_{is} = j_{\omega}(C_{DG} + C_{SG})$$
 (73)

$$y_{rs} = -j_{\omega}C_{DG}$$
 (74)

$$y_{fs} = q_m - j\omega c_{DG}$$
 (75)

$$y_{OS} = g_{DS} + j_{W}C_{DG}$$
 (76)

These parameters are all bias dependent (9). It has been shown previously that the bias dependence of  $g_m$  in the pinch-off region is given by equation (44).

#### SMALL-SIGNAL EQUIVALENT CIRCUIT

It is now possible to develope a low frequency circuit for the field-effect transistor by using equations (71) and (72). Both equations (71) and (72) have dimensions of current, and thus the right hand side of each equation suggest the summing of currents entering a junction. Figure 13 illustrates the simplest and the most obvious two-current-generator equivalent circuit that can be developed from equations (71) and (72).

A small equivalent low frequency circuit of Fig. 13 can be used to describe the incremental linear behavior of the field-effect transistor. Because the input-gate current  $\mathbf{I}_{g}$  is assumed to be negligible (let  $\mathbf{I}_{g}=0$ ), both  $\mathbf{y}_{is}$  and  $\mathbf{y}_{rs}$  in equation (71) are equal to zero. Hence,

$$0 = 0 v_{gs} + 0 v_{ds}$$
 (77)

$$i_d = g_m v_{gs} + g_d v_{ds}$$
 (78)

redefining,

$$y_{fs} = g_{m}$$
 and  $y_{os} = g_{d}$ 

where  $g_m$  is the small-signal low frequency transconductance of the device and  $g_d$  is the small-signal output conductance of the device.

Thus equation (78) is the only equation of any importance in field-effect transistor small-signal equivalent circuit analysis. The equivalent small-signal circuit for the field-effect transistor is shown in Fig. 14.

The assumption that  ${\rm I_g}=0$  greatly simplifies the equivalent circuit of Fig. 13. This assumption also emphasizes that a field-effect transistor is not necessarily a current amplifier but also a voltage amplifier.



Fig. 14. Small-signal low frequency equivalent circuit of the fieldeffect transistor.

From this equivalent circuit the voltage gain of the device can be easily obtained if the device is operated in the pinch-off region of its characteristics (20). If a load  $R_{\rm L}$  is applied to the output of Fig. 14, the expression for the cain is

$$A_{V} = \frac{V_{qd}}{V}$$
 (79)

$$v_{gs} \left[ \frac{q_m}{q_d + \frac{1}{R_t}} \right] = -v_{ds}$$
 (80)

$$\frac{v_{ds}}{v_{qs}} = -\frac{g_{m}^{R}L}{1 + g_{d}^{R}L}$$
 (81)

therefore

$$A_{V} = -\frac{g_{m}^{R}L}{1 + g_{d}^{R}L}$$
 (82)

As long as  $q_d P_L \ll 1$  then  $\lambda_v = q_n P_L$ . The value of  $\lambda_v$  varies linearly with  $P_L$  and can be made quite large by making  $P_L$  large (20). When  $P_L$  becomes extremely large, so that  $q_d P_L \gg 1$ ,  $|\lambda_v| = \frac{q_n}{q_d}$ , (20). This ration of the two parameters is known as amplification factor v of the field-effect transistor. The value of v is quite small in the non-pinch-off region of the characteristics but it becomes appreciable in the pinch-off region of the characteristics but its is the main reason that the device is operated in the pinch-off region of the characteristics (20).

The input impedance for the small-signal application of the common source field-effect transistor amplifier is particularly easy to obtain, since the gate current is assumed to be zero in theory, or

$$z_{in} = \frac{v_{GS}}{z_{gr}} = \infty \tag{83}$$

However for most devices the gate current is of the order of nanoamperes. So for all practical purposes when calculating the input impedance it is very large and may often be considered an open circuit.

#### FIELD-EFFECT TRANSISTOR AMPLIFIERS

## Basic FET Amplifier Configurations

The field-effect transistor, like the other three-terminal active networks, can be operated with any of its three terminals common in an amplifier circuit. The three basic amplifier configurations are shown in Fig. 15 a-c, which are common-source, common-gate, and common-drain amplifiers respectively. In each of these connections it is possible to reverse the input and output terminals pairs, giving altogether six possible combinations, but the three connections shown are the only ones that have any major applications.

The field-effect transistor symbol shown in Fig. 15, indicates the interchange-ability of the drain and the source terminals. Without some special marking, the drain is indistinguishable from the source. Hereafter, the drain will be designated by the symbol D as in Fig. 15. The symbol shown indicates a P-channel FET; for an N-channel FET, the arrow on the gate terminal is reversed.



Fig. 15. Basic amplifier configurations: (a) common source, (b) common gate, (c) common drain.

### Voltage Amplifier Circuit

In the past, high input impedances in amplifiers could only be obtained using vacuum tubes. Today, less complicated and more reliable designs are possible with high-quality field-effect transistors. A relatively high-input impedance solid-state amplifier will be discussed in this section and some insight into biasing techniques is provided to show that field-effect transistors are compatible with and complementary to conventional transistors. The amplifier analyzed here is built around a p-channel field-effect transistor and an npn bipolar transistor in the following stace.

In the design of a high-input-impedance amplifier, biasing at the input must be carefully considered as has been pointed out previously. Although the input impedance of the FET is very high as compared to the conventional bipolar transistor, it is necessary, if reasonably stable operation is to be achieved, to provide a d-c current path from the gate to source. The d-c gate current of the type 2NX506 field-effect transistor has been shown to be less than 10<sup>-9</sup> amps at room temperature; at 100° C, however, it may increase to about 5 x 10<sup>-8</sup> amps (8). This current must be considered in setting up the bias for the FET.

In the voltage amplifier circuit in Fig. 16a, the gate bias is

$$V_{GS} = V_{G} - I_{G}R_{G}$$
(84)



Fig. 16. Single-state amplifier
(a) Unstabilized, (b) source stabilized



Fig. 17. Amplifier equivalent circuit.

If, for example, an input impedance of  $10^7$  ohms is desired, the value of  $R_{\rm G}$  must be at least  $10^7$  ohms since it shunts the input (8). In this case, the gate bias  $V_{\rm GS}$  may change as much as 0.5 v, due to  $I_{\rm GR_G}$ . When the temperature is raised from 25° C to  $100^\circ$  C. For some applications this may be tolerable; however, this change will result in considerable variation in drain current and transconductance (8).

Another undesirable aspect of the circuit of Fig. 16a is the dependence of drain current  $I_d$  upon temperature. If  $V_{\rm CS}$  is held constant,  $I_d$  will decrease as the device temperature increased. Since transconductance  $g_m$  is a function of drain current, it will also decrease. If the amplifier is to operate over a reasonable ambient temperature range and with a reasonable production spread of device parameters, some form of bias stabilization must be used (8).

Bias stabilization for the circuit of Fig. 16b is achieved by negative feedback, due to the 1-R drop across source resistor  $R_{\rm S}$ . This is the same type of current feedback provided by the enlitter resistor in a conventional transistor circuit and the cathode resistor in a vacuum tube circuit. A change in source current will result in a change in source voltage, and thus  $aV_{\rm CS}$  is such as to oppose the initial source-current change. Capacitor  $C_{\rm S}$  serves to bypass  $R_{\rm S}$  for a-c signals.

The voltage amplification of the circuits in Fig. 16 is given by equation (82).

$$v_{A} = \frac{a_{m} k^{T}}{1 + k^{T} a^{q}}$$
(82)



Fig. 18. (a) Amplifier with unbypassed source resistor, (b) Equivalent circuit.



Fig. 19. (a) Source follower circuit, (b) Equivalent circuit.





Fig. 20 (a) Unipolar-bipolar cascade amplifier (b) Equivalent circuit.

. Typically, the product  $R_{\rm L}g_{\rm d}$  will be much less than unity so that equation (85) reduces to the approximation (8)

$$A_{v} = g_{m}R_{L} \qquad (86)$$

which is quite familiar to vacuum-tube engineers as the approximate gain of a pentode stage.

In general, the amplifier input admittance is complex and is made up of the sum of  $1/R_{\rm G}$ , plus the gate-source admittance, plus the amplifier gain times the gate-drain admittance. This can be simplified and reduced to an equivalent input admittance as shown in Fig. 17. For the circuits of Fig. 16a the input resistance of the field-effect transistor will usually be greater than the value of  $R_{\rm D}$ .

The output resistance, as shown in Fig. 17 is the parallel combination of  $\rm R_L$  and the output resistance of the FET.

$$R_0 = \frac{R_L}{1 + R_L g_d}$$
 (87)

In the circuit of Fig. 16b, the source bypass capacitor  $C_{\rm S}$  is considered to have negligible reactance at signal frequencies of interest (8). If this component is omitted (Fig. 18a), negative feedback results since  $R_{\rm S}$  is common to the input and output circuits. From the equivalent circuit shown in Fig. 18b neglecting gate current, the input voltage is

$$e_{iN} = e_{gs} + i_o R_S$$
 (88)

$$e_{iN} = e_{qs} + \frac{R_S}{R_L} e_0$$
 (89)

The feedback factor  $\beta$  is the ratio of  $R_{\mbox{\scriptsize S}}$  to  $R_{\mbox{\scriptsize L}}$  , thus the voltage amplification is given by

$$A_{\mathbf{V}}' = \frac{A_{\mathbf{V}}}{1 + \frac{A_{\mathbf{V}}R_{\mathbf{S}}}{R_{\mathbf{T}}}} \tag{90}$$

substituting equation (86) into equation (90) yields

$$A_{v}' = \frac{g_{m}R_{L}}{1 + g_{m}R_{S}}$$
 (91)

If  $\mathbf{g}_{\mathbf{m}} \mathbf{R}_{\mathbf{S}}$  is made large with respect to unity, equation (91) becomes

$$A_{V}' = \frac{R_{L}}{R_{S}}$$
 (92)

## The Source Follower Circuit

If, in Fig. 19a the load resistor  $\mathbf{R}_{L}$  is eliminated and the output voltage is taken from the feedback resistor  $\mathbf{R}_{S}$ , a source-follower circuit is obtained. The equivalent circuit is shown in Fig. 19b. This will be recognized as being equivalent to the emitter follower and cathode follower circuits and has the same types of advantages.

Following the equivalent circuit of Fig. 19a and neglecting FET capacitances, the output current can be written as

$$i_o = \frac{e_{gs}g_m}{(1 + g_dR_g)}$$
 (93)

the output voltage

$$e_o = i_o R_s = \frac{e_{qs} g_m R_s}{(1 + g_d R_s)}$$
 (94)

and the input voltage

$$e_{in} = e_{gs} + e_{o} = e_{gs} + \frac{g_{m}R_{s}}{(1 + g_{d}R_{s})}$$
 (95)

Dividing equation (94) by equation (95) leads to the voltage amplification:

$$A_{v} = \frac{e_{o}}{e_{in}} = \frac{g_{m}^{R} g_{s}}{(1 + R_{g}(g_{m} + g_{d}))}$$
(96)

The output impedance of this circuit is greatly reduced from that of the circuit in Fig. 16b, as indicated by

$$R_{o} = \frac{R_{s}}{1 + R_{s}(g_{m} + g_{d})}$$
 (97)

Another important characteristic of the source-follower is a reduced input admittance. The gate-source component of the effective input capacitance is reduced as shown below:

$$C'_{qs} = C_{qs}(1 - A_{v})$$
 (98)

where C<sub>qs</sub> = gate-to-source capacitance.

### FET Cascade With Bipolar Transistor

Where it is desired to couple a very high-impedance source to a low-impedance load, a unipolar-bipolar cascade transistor stage is a good circuit. Such a circuit is shown in Fig. 20a. The similarity between this circuit and the source follower of Fig. 18a should be noted. To a first approximation, the improvement in performance (8) can be determined by multiplying the  $\mathbf{g}_m$  of FET  $\mathbf{Q}_1$  by the  $\mathbf{h}_{fg}$  of the nyn bipolar transistor  $\mathbf{Q}_2$ . If the output admittance of the combination of  $\mathbf{Q}_1$  and  $\mathbf{Q}_2$ ,  $\mathbf{g}_d^*$ , is assumed to be small compared to  $\mathbf{g}_m\mathbf{h}_{fg}^*$  and  $1/\mathbf{R}_g$ , the voltage amplification of Fig. 20b can be written

$$A_{V} = \frac{e_{O}}{e_{in}} = \frac{g_{m}h_{fe}^{\dagger}R_{s}}{1 + g_{m}h_{fe}^{\dagger}R_{s}}$$
(99)

In equation (99) and in the equivalent circuit of Fig. 20b,

$$h_{fe}^{*} = h_{fe} \frac{R_{D}}{R_{D} + h_{ie}}$$
 (100)

where  $h_{fe} = current gain of Q_2$ and  $h_{fe} = input impedance of Q_2$ .

Equation (99) is similar to Equation (96) except that  $g_d$  has been neglected and the factor  $h_{2c}^*$  has been introduced to account for the additional current gain of the bipolar transistor. The cascade circuit is useful for video amplifiers or RF amplifiers up to about 100 MHz. Noise figures of less than 2DB are realized at 100-200 MHz. (8).

#### THE POWER FIELD-EFFECT TRANSISTOR

Junction power field-effect transistors have some provocative characteristics for applications through VHF. Currently available units exhibit an output current  $(I_q)$  of one amp with an input current  $(I_q)$  of 1 nA, making them easier to drive than (17) their bipolar counterparts. (power supply regulators?). These new FETs can be turned on (5 ohms) and off (5000 megohms) in less than 20 nanoseconds (core drivers?), and they have zero offset voltage. (store and hold circuits?) (D-to-A ladder switches?) (17).

Conventional bipolar transistors suffer from a conflict of interests when it comes to power and frequency, because high current dictates large junction area and high feedback capacitance, while high voltage means large base width and reduced gain. In the FET, junctions can be kept small because current flows between the junctions rather than through them. Also, maximum voltage is determined by gate diode breakdown, and has no first order effect on gain.

The power FET looks pretty good as an RF amplifier. For one of the newest types, the calculated  $F_{\rm t}$  is 1.5 GH $_{\rm S}$  (17). As a result of the low intermodulation distortion inherent in FETs in general, and the low noise resistance of these new high current devices in particular, an evaluation unit has demonstrated over 140 DB of dynamic range operating as an RF front end (17).

While currently available power PETs are not about to obsolete their bipolar predecessors, they are certainly worthy of investigation.

#### CONCLUSIONS

The field-effect transistor, or FET, as discussed in this report is an excellent choice for amplifier circuit applications requiring; high input impedance, low d-c input current, low harmonic distortion, low noise and zero d-c drift.

The characteristics which suit the field-effect transistor to these applications requirements are: reverse-biased diode input characteristic providing  $10^9$  to  $10^{13}$  ohms d-c input resistance; square law transfer characteristic allowing only second order harmonic distortion; noise levels as low as  $\overline{e}_{\rm in} = 20~{\rm nv/Hz}$  at  $10~{\rm Hz}$  and NF < db, and d-c drift as low as 1  ${\rm sv/^4C}$  when properly biased.

Those amplifier applications where field-effect transistors are now, or are destined to be widely used are (17) electrometer and charge sensitive amplifiers, low drift d-c amplifiers, RF and mixer circuits requiring low cross-modulation levels, low-noise audio, video, and RF applications, low distortion audio circuits, and high-impedance audio or video applications. Each amplifier application may be considered individually relating to pertinent field-effect transistor characteristics.

The field-effect transistor has been principally known for its high input impedance characteristic. The gate input impedance is a function of the physical size and quality of the gate junction. The d-c leakage current  $\mathbf{I}_g$  of the junction FET may be helow 1 pA at 30 volts (17); this is equivalent to  $10^{13}$  ohms input impedance.

In biasing a field-effect transistor for extremely low gate current applications, the source follower configuration is best, as the gate-source voltage may be minimized over the range of input signal swing. Drain-gate voltage  $V_{\rm DC}$  should also be the lowest practical value in order to reduce gate-drain leakage to a minimum. The operating gate current  $I_{\rm g}$  is then less than  $I_{\rm p}$  by an order of magnitude depending upon the gate-source  $V_{\rm GS}$  and drain-gate  $V_{\rm nc}$  voltages.

A single field-effect transiator connected in a common-source or common-drain configuration may be biased to operate with a true zero temperature coefficient. This characteristic is unique to field-effect transistors and is due to two counteracting temperature effects. One effect is, by now, well known in transistors as a temperature sensitive base-emitter voltage  $V_{\rm BE}$ . The gate junction of a field-effect transistor exhibits the same approximate -2.2 mV/\*C temperature dependence which causes the drain current to exhibit a positive temperature coefficient. Another effect is a negative temperature coefficient drain current due to decreasing carrier mobility. At one certain value of drain current, these two effects exactly cancel, and drain current and gate-source voltage remain constant with temperature.

A field-effect transistor is free of the noise generated in a conventional bipolar transistor; the source of noise in the latter is due to carrier recombination in the base. In the field-effect transistor, the current flow is simply majority carrier flow just as in a metal conductor. Radiation reduces minority carrier lifetime thus degrading conventional transistors (13). The transconductance of field-effect transistor is independent of this lifetime and is therefore insensitive to this twoe of radiation damage (12).

Finally, due to such applications as have been described of the field-effect transistor, it is reasonable to say that had industry first concentrated on perfecting the field-effect transistor rather than the bipolar injection type now so prevalent, most circuits would be using field-effect transistors. Injection types would play a special role only-a complete reversal of the actual situation today.

#### REFERENCES

- Bockemuehl, R. R. Analysis of field-effect transistors with arbitrary charge distributions, IEE Trans. on Electron Devices, Vol. ED-10, pp. 31-34, January 1963.
- (2) Bockemuehl, R. R. Field-effect modulation of photoconductance, J. Appl. Phys., Vol. 31, pp. 2256-2259, December 1960.
- (3) Buckholz, W. Biasing a FET for low drift, Electronics, p. 92, May 30, 1966.
- (4) Bruncke, W. C. Noise measurement in field-effect transistors, Proc. IEEE, Correspondence, Vol. 51, p. 378, Pebruary 1963.
- (5) Cobbold, R. S. C. and Trofimenkoff, F. N. Theory and application of the field-effect transistor, Proc. IEEE, Vol. III, No. 12, pp. 1981-1991.
- (6) Cowles, Laurence G. Measurement of FET pinch-off voltage, Proc. IEEE, p. 200, February 1964.
- (7) Dacey, G. C. and Ross, I. M. The field-effect transistor, Bell System Tech. J., Vol. 34, pp. 1149-1189, November 1955.
- (8) Evans, A. D. Analyzing high-input-impedance FET amplifiers, Electronic Equipment Eng., Vol. 11, p. 72, March 1963.
- (9) Evans, A. D. Characteristics of unipolar field-effect transistors, Electronic Industries, Vol. 22, p. 99, March 1963.
- (10) Evans, L. L. Biasing PETs for zero D-C drift, Electro-Technology, p. 94, August 1964.
- (11) Gibbons, J. F. Semiconductor Devices, McGraw-Hill Book Company, 1966. Chapter 6.

- (12) Phillips, Alvin B. Transistor engineering, McGraw Hill Book Company, 1962, Chapter 4.
- (13) Radeka, V. Field-effect transistor-its characteristics and applications, IEEE Trans. on Nuclear Science, pp. 358-364, June, 1964.
- (14) Richer and Middlebrook. Power law nature of field-effect transistor, Proc. IEEE, p. 1145, August 1963.
- (15) Roosild, S. A., Dolan, R. P., and O'Neil, D. A unipolar structure applying lateral diffusion, Proc. Inst. Electrical Electronics Engrs., p. 1824, 1963, 51.
- (16) Sevin, S. A simple expression for the transfer characteristics of a FET, Electronic Equipment Engineering (EEE), p. 59, August 1963.
- (17) Sherwin, J. S. Field-effect amplifiers, Electronic Communicator, p. 3, January/Pebruary 1967.
- (18) Shockley, W. A unipolar field-effect transistor, Proc. IRE., Vol. 40, pp. 1365-1376, November 1952.
- (19) Uzunoglu, Vasil Semiconductor network analysis and design, McGraw-Hill Book Company, p. 68, 1964.
- (20) Van der Ziel, Albert Electronics, Allyn and Bacon, Inc., p. 103, 1966.
- (21) Wang, Shyh Solid State Electronics, McGraw Hill Book Company, 1966, Chapter 3.

#### ACKNOWLEDGMENT

The writer is indebted to Dr. W. W. Koepsel, Chairman of the Department of Electrical Engineering, for providing a faculty position of instructor from September 1, 1965 - June 1, 1967. The writer also wishes to express his deep approciation to Professor Joseph E. Ward, Jr. (advisor) for his valuable suggestions and positive influence during the preparation of this report. The writer wishes to thank the other members of his committee, Dr. F. W. Harris and Professor L. A. Wirtz for reading this report with interest.

## List of Principal Symbols

| BVdgs                           | reverse-bias breakdown voltage                         |
|---------------------------------|--------------------------------------------------------|
| C <sub>DG</sub>                 | gate-drain depletion capacitance of intrinsic device   |
| cse                             | gate-source depletion capacitance                      |
| D                               | drain terminal                                         |
| E <sub>x</sub> , E <sub>y</sub> | x and y components of electric field                   |
| FT                              | cutoff frequency                                       |
| G                               | gate terminal                                          |
| g <sub>m</sub>                  | mutual transconductance                                |
| g <sub>d</sub>                  | output conductance of undepleted channel               |
| Idz                             | drain current for zero drift                           |
| ig                              | small-signal gate current                              |
| Ip                              | pinch-off (saturation) current with gate shorted to    |
|                                 | source                                                 |
| Ig                              | gate input current (also input leakage current)        |
| Is, Id                          | channel current                                        |
| i <sub>d</sub> , i <sub>s</sub> | small signal drain and source current                  |
| L                               | length of active channel                               |
| NA' ND                          | doping densities of abrupt-junction                    |
| p(y)                            | impurity density q(NA-ND)                              |
| Q (y)                           | total channel charge when channel is entirely depleted |
| Q(t)                            | charge stored in channel depletion regions             |
| ą                               | electronic charge                                      |
| SS                              | source terminal                                        |
| t                               | depletion layer thickness                              |

effective channel thickness

Tc

T<sub>h.c</sub> half-thickness of channel

T<sub>e</sub> depletion layer thickness at the source

T<sub>d</sub> depletion layer thickness at the drain

V<sub>D</sub> drain-bias voltage (relative to source)

V<sub>DS</sub>, v<sub>ds</sub> drain-to-source voltage

V. gate-bias voltage (relative to source)

V<sub>GS</sub>, v<sub>gs</sub> gate-to-source voltage

dielectric constant

mobility of majority carriers in the channel

of free charge density of channel
space charge density (fixed)

### THEORY AND APPLICATIONS OF FIELD-EFFECT TRANSISTORS

bv

## JOE WILLARD TOLIVER

B. S., Prairie View A&M College, 1962

AN ABSTRACT OF A MASTER'S REPORT

submitted in partial fulfillment of the

requirements for the degree

MASTER OF SCIENCE

Department of Electrical Engineering

KANSAS STATE UNIVERSITY Manhattan, Kansas

1967

The junction field-effect transistor (FET) has a conducting channel that connects its source and drain terminals. The conductivity of this channel can be modulated by the electric field of the reverse biased gate-to-channel junction diode; thus the name junction field-effect transistor. Three characteristics of the junction field-effect transistor make it very attractive as an active semiconductor device. (1) Low gate current and thus high input impedance, (2) Low moise, and (3) Excellent stability.

The d-c theory and small signal properties of the junction field-effect transistor are presented analytically. The analysis is based upon an active transmission line analogy to the conductive channel of the FET. Within limitation of the gradual channel approximation, general expressions for the channel current, pinch-off voltage, mutual transconductance, output conductance, and junction capacitance are derived as functions of the depletion layer thickness at the device boundaries. Equivalent small signal circuits are obtained which describe the junction field-effect transistor characteristics in the region below pinch-off as well as in the pinch-off region.

The effects of temperature on the device are considered in detail. It is shown that provided certain conditions are fulfilled, the device can be biased so as to operate with almost zero drift over a wide temperature range.